blob: 520253add06cf57ff3deaf4e286dd9d69a331be7 [file] [log] [blame]
Lee Leahy77ff0b12015-05-05 15:07:29 -07001config SOC_INTEL_BRASWELL
2 bool
3 help
Lee Leahy32471722015-04-20 15:20:28 -07004 Braswell M/D part support.
Lee Leahy77ff0b12015-05-05 15:07:29 -07005
6if SOC_INTEL_BRASWELL
7
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
Aaron Durbin1b6196d2016-07-13 23:20:26 -050010 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Lee Leahy77ff0b12015-05-05 15:07:29 -070011 select ARCH_BOOTBLOCK_X86_32
Lee Leahy77ff0b12015-05-05 15:07:29 -070012 select ARCH_RAMSTAGE_X86_32
Lee Leahy32471722015-04-20 15:20:28 -070013 select ARCH_ROMSTAGE_X86_32
14 select ARCH_VERSTAGE_X86_32
Aaron Durbine8e118d2016-08-12 15:00:10 -050015 select BOOT_DEVICE_SUPPORTS_WRITES
Lee Leahy77ff0b12015-05-05 15:07:29 -070016 select CACHE_MRC_SETTINGS
Alexandru Gagniuc27fea062015-08-29 20:00:24 -070017 select CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM if RELOCATABLE_RAMSTAGE
Lee Leahy77ff0b12015-05-05 15:07:29 -070018 select COLLECT_TIMESTAMPS
Martin Rothdf02c332015-07-01 23:09:42 -060019 select SUPPORT_CPU_UCODE_IN_CBFS
Lee Leahy77ff0b12015-05-05 15:07:29 -070020 select CPU_INTEL_TURBO_NOT_PACKAGE_SCOPED
Lee Leahy32471722015-04-20 15:20:28 -070021 select HAVE_MONOTONIC_TIMER
Lee Leahy77ff0b12015-05-05 15:07:29 -070022 select HAVE_SMI_HANDLER
23 select HAVE_HARD_RESET
Aaron Durbinf5ff8542016-05-05 10:38:03 -050024 select NO_FIXED_XIP_ROM_SIZE
Lee Leahy77ff0b12015-05-05 15:07:29 -070025 select RELOCATABLE_MODULES
Lee Leahy77ff0b12015-05-05 15:07:29 -070026 select PARALLEL_MP
27 select PCIEXP_ASPM
Lee Leahyacb9c0b2015-07-02 11:55:18 -070028 select PCIEXP_CLK_PM
Lee Leahy77ff0b12015-05-05 15:07:29 -070029 select PCIEXP_COMMON_CLOCK
Lee Leahy32471722015-04-20 15:20:28 -070030 select PLATFORM_USES_FSP1_1
Lee Leahy77ff0b12015-05-05 15:07:29 -070031 select REG_SCRIPT
Aaron Durbin16246ea2016-08-05 21:23:37 -050032 select RTC
Lee Leahy32471722015-04-20 15:20:28 -070033 select SOC_INTEL_COMMON
Duncan Lauriee73da802015-09-08 16:16:34 -070034 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Lee Leahy32471722015-04-20 15:20:28 -070035 select SOC_INTEL_COMMON_RESET
Lee Leahy77ff0b12015-05-05 15:07:29 -070036 select SMM_TSEG
37 select SMP
38 select SPI_FLASH
39 select SSE2
40 select SUPPORT_CPU_UCODE_IN_CBFS
41 select TSC_CONSTANT_RATE
42 select TSC_MONOTONIC_TIMER
43 select TSC_SYNC_MFENCE
44 select UDELAY_TSC
Lee Leahy32471722015-04-20 15:20:28 -070045 select USE_GENERIC_FSP_CAR_INC
Martin Roth3fda3c22015-07-09 21:02:26 -060046 select HAVE_INTEL_FIRMWARE
Martin Roth3a543182015-09-28 15:27:24 -060047 select HAVE_SPI_CONSOLE_SUPPORT
Nico Huber2e7f6cc2017-05-22 15:58:03 +020048 select HAVE_FSP_GOP
Lee Leahy77ff0b12015-05-05 15:07:29 -070049
Julius Werner1210b412017-03-27 19:26:32 -070050config VBOOT
51 select VBOOT_STARTS_IN_ROMSTAGE
52
Lee Leahy77ff0b12015-05-05 15:07:29 -070053config BOOTBLOCK_CPU_INIT
54 string
Lee Leahy32471722015-04-20 15:20:28 -070055 default "soc/intel/braswell/bootblock/bootblock.c"
Lee Leahy77ff0b12015-05-05 15:07:29 -070056
57config MMCONF_BASE_ADDRESS
Lee Leahy32471722015-04-20 15:20:28 -070058 hex "PCIe CFG Base Address"
Lee Leahy77ff0b12015-05-05 15:07:29 -070059 default 0xe0000000
60
61config MAX_CPUS
62 int
63 default 4
64
65config CPU_ADDR_BITS
66 int
67 default 36
68
69config SMM_TSEG_SIZE
70 hex
71 default 0x800000
72
73config SMM_RESERVED_SIZE
74 hex
75 default 0x100000
76
Lee Leahy77ff0b12015-05-05 15:07:29 -070077# Cache As RAM region layout:
78#
Lee Leahy77ff0b12015-05-05 15:07:29 -070079# +-------------+ DCACHE_RAM_BASE + DCACHE_RAM_SIZE
Kyösti Mälkki2bad1e72016-07-26 14:03:31 +030080# | Stack |
81# | | |
82# | v |
Lee Leahy77ff0b12015-05-05 15:07:29 -070083# +-------------+
84# | ^ |
85# | | |
86# | CAR Globals |
87# +-------------+ DCACHE_RAM_BASE
88#
Lee Leahy77ff0b12015-05-05 15:07:29 -070089
90config DCACHE_RAM_BASE
Lee Leahy32471722015-04-20 15:20:28 -070091 hex "Temporary RAM Base Address"
92 default 0xfef00000
Lee Leahy77ff0b12015-05-05 15:07:29 -070093
94config DCACHE_RAM_SIZE
Lee Leahy32471722015-04-20 15:20:28 -070095 hex "Temporary RAM Size"
96 default 0x4000
Lee Leahy77ff0b12015-05-05 15:07:29 -070097 help
98 The size of the cache-as-ram region required during bootblock
99 and/or romstage. Note DCACHE_RAM_SIZE and DCACHE_RAM_MRC_VAR_SIZE
100 must add up to a power of 2.
101
Lee Leahy77ff0b12015-05-05 15:07:29 -0700102config RESET_ON_INVALID_RAMSTAGE_CACHE
103 bool "Reset the system on S3 wake when ramstage cache invalid."
104 default n
105 depends on RELOCATABLE_RAMSTAGE
106 help
Lee Leahy32471722015-04-20 15:20:28 -0700107 The haswell romstage code caches the loaded ramstage program
Lee Leahy77ff0b12015-05-05 15:07:29 -0700108 in SMM space. On S3 wake the romstage will copy over a fresh
109 ramstage that was cached in the SMM space. This option determines
110 the action to take when the ramstage cache is invalid. If selected
111 the system will reset otherwise the ramstage will be reloaded from
112 cbfs.
113
Lee Leahy77ff0b12015-05-05 15:07:29 -0700114config ENABLE_BUILTIN_COM1
115 bool "Enable builtin COM1 Serial Port"
116 default n
117 help
118 The PMC has a legacy COM1 serial port. Choose this option to
119 configure the pads and enable it. This serial port can be used for
120 the debug console.
121
Lee Leahy77ff0b12015-05-05 15:07:29 -0700122config HAVE_IFD_BIN
Martin Roth481a19c2016-01-04 14:23:53 -0700123 def_bool n
Lee Leahy77ff0b12015-05-05 15:07:29 -0700124
125config BUILD_WITH_FAKE_IFD
Martin Roth3fda3c22015-07-09 21:02:26 -0600126 def_bool !HAVE_IFD_BIN
Lee Leahy77ff0b12015-05-05 15:07:29 -0700127
Lee Leahy32471722015-04-20 15:20:28 -0700128config HAVE_ME_BIN
Martin Roth481a19c2016-01-04 14:23:53 -0700129 def_bool n
Lee Leahy32471722015-04-20 15:20:28 -0700130
131config IED_REGION_SIZE
132 hex
133 default 0x400000
134
Aaron Durbin3953e392015-09-03 00:41:29 -0500135config CHIPSET_BOOTBLOCK_INCLUDE
136 string
137 default "soc/intel/braswell/bootblock/timestamp.inc"
138
Lee Leahy77ff0b12015-05-05 15:07:29 -0700139endif