blob: c546e403a5c52fefb6dd62908bbd778dbd93d0da [file] [log] [blame]
Lee Leahy77ff0b12015-05-05 15:07:29 -07001config SOC_INTEL_BRASWELL
2 bool
3 help
Lee Leahy32471722015-04-20 15:20:28 -07004 Braswell M/D part support.
Lee Leahy77ff0b12015-05-05 15:07:29 -07005
6if SOC_INTEL_BRASWELL
7
8config CPU_SPECIFIC_OPTIONS
9 def_bool y
10 select ARCH_BOOTBLOCK_X86_32
Lee Leahy77ff0b12015-05-05 15:07:29 -070011 select ARCH_RAMSTAGE_X86_32
Lee Leahy32471722015-04-20 15:20:28 -070012 select ARCH_ROMSTAGE_X86_32
13 select ARCH_VERSTAGE_X86_32
Lee Leahy77ff0b12015-05-05 15:07:29 -070014 select BACKUP_DEFAULT_SMM_REGION
15 select CACHE_MRC_SETTINGS
Alexandru Gagniuc27fea062015-08-29 20:00:24 -070016 select CACHE_RELOCATED_RAMSTAGE_OUTSIDE_CBMEM if RELOCATABLE_RAMSTAGE
Lee Leahy77ff0b12015-05-05 15:07:29 -070017 select COLLECT_TIMESTAMPS
Martin Rothdf02c332015-07-01 23:09:42 -060018 select SUPPORT_CPU_UCODE_IN_CBFS
Lee Leahy77ff0b12015-05-05 15:07:29 -070019 select CPU_INTEL_TURBO_NOT_PACKAGE_SCOPED
Lee Leahy32471722015-04-20 15:20:28 -070020 select HAS_PRECBMEM_TIMESTAMP_REGION
21 select HAVE_MONOTONIC_TIMER
Lee Leahy77ff0b12015-05-05 15:07:29 -070022 select HAVE_SMI_HANDLER
23 select HAVE_HARD_RESET
24 select MMCONF_SUPPORT
25 select MMCONF_SUPPORT_DEFAULT
26 select RELOCATABLE_MODULES
Lee Leahy77ff0b12015-05-05 15:07:29 -070027 select PARALLEL_MP
28 select PCIEXP_ASPM
Lee Leahyacb9c0b2015-07-02 11:55:18 -070029 select PCIEXP_CLK_PM
Lee Leahy77ff0b12015-05-05 15:07:29 -070030 select PCIEXP_COMMON_CLOCK
Lee Leahyacb9c0b2015-07-02 11:55:18 -070031 select PCIEXP_L1_SUB_STATE
Lee Leahy32471722015-04-20 15:20:28 -070032 select PLATFORM_USES_FSP1_1
Lee Leahy77ff0b12015-05-05 15:07:29 -070033 select REG_SCRIPT
Lee Leahy32471722015-04-20 15:20:28 -070034 select SOC_INTEL_COMMON
Duncan Lauriee73da802015-09-08 16:16:34 -070035 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Lee Leahy32471722015-04-20 15:20:28 -070036 select SOC_INTEL_COMMON_RESET
Lee Leahy77ff0b12015-05-05 15:07:29 -070037 select SMM_TSEG
38 select SMP
39 select SPI_FLASH
40 select SSE2
41 select SUPPORT_CPU_UCODE_IN_CBFS
42 select TSC_CONSTANT_RATE
43 select TSC_MONOTONIC_TIMER
44 select TSC_SYNC_MFENCE
45 select UDELAY_TSC
Lee Leahy32471722015-04-20 15:20:28 -070046 select USE_GENERIC_FSP_CAR_INC
Martin Roth3fda3c22015-07-09 21:02:26 -060047 select HAVE_INTEL_FIRMWARE
Martin Roth3a543182015-09-28 15:27:24 -060048 select HAVE_SPI_CONSOLE_SUPPORT
Lee Leahy77ff0b12015-05-05 15:07:29 -070049
50config BOOTBLOCK_CPU_INIT
51 string
Lee Leahy32471722015-04-20 15:20:28 -070052 default "soc/intel/braswell/bootblock/bootblock.c"
Lee Leahy77ff0b12015-05-05 15:07:29 -070053
54config MMCONF_BASE_ADDRESS
Lee Leahy32471722015-04-20 15:20:28 -070055 hex "PCIe CFG Base Address"
Lee Leahy77ff0b12015-05-05 15:07:29 -070056 default 0xe0000000
57
58config MAX_CPUS
59 int
60 default 4
61
62config CPU_ADDR_BITS
63 int
64 default 36
65
66config SMM_TSEG_SIZE
67 hex
68 default 0x800000
69
70config SMM_RESERVED_SIZE
71 hex
72 default 0x100000
73
Lee Leahy77ff0b12015-05-05 15:07:29 -070074# Cache As RAM region layout:
75#
Lee Leahy77ff0b12015-05-05 15:07:29 -070076# +-------------+ DCACHE_RAM_BASE + DCACHE_RAM_SIZE
77# | Stack |\
78# | | | * DCACHE_RAM_ROMSTAGE_STACK_SIZE
79# | v |/
80# +-------------+
81# | ^ |
82# | | |
83# | CAR Globals |
84# +-------------+ DCACHE_RAM_BASE
85#
Lee Leahy77ff0b12015-05-05 15:07:29 -070086
87config DCACHE_RAM_BASE
Lee Leahy32471722015-04-20 15:20:28 -070088 hex "Temporary RAM Base Address"
89 default 0xfef00000
Lee Leahy77ff0b12015-05-05 15:07:29 -070090
91config DCACHE_RAM_SIZE
Lee Leahy32471722015-04-20 15:20:28 -070092 hex "Temporary RAM Size"
93 default 0x4000
Lee Leahy77ff0b12015-05-05 15:07:29 -070094 help
95 The size of the cache-as-ram region required during bootblock
96 and/or romstage. Note DCACHE_RAM_SIZE and DCACHE_RAM_MRC_VAR_SIZE
97 must add up to a power of 2.
98
Lee Leahy77ff0b12015-05-05 15:07:29 -070099config DCACHE_RAM_ROMSTAGE_STACK_SIZE
100 hex
101 default 0x800
102 help
103 The amount of anticipated stack usage from the data cache
Lee Leahy32471722015-04-20 15:20:28 -0700104 during pre-ram rom stage execution.
Lee Leahy77ff0b12015-05-05 15:07:29 -0700105
106config RESET_ON_INVALID_RAMSTAGE_CACHE
107 bool "Reset the system on S3 wake when ramstage cache invalid."
108 default n
109 depends on RELOCATABLE_RAMSTAGE
110 help
Lee Leahy32471722015-04-20 15:20:28 -0700111 The haswell romstage code caches the loaded ramstage program
Lee Leahy77ff0b12015-05-05 15:07:29 -0700112 in SMM space. On S3 wake the romstage will copy over a fresh
113 ramstage that was cached in the SMM space. This option determines
114 the action to take when the ramstage cache is invalid. If selected
115 the system will reset otherwise the ramstage will be reloaded from
116 cbfs.
117
Lee Leahy77ff0b12015-05-05 15:07:29 -0700118config ENABLE_BUILTIN_COM1
119 bool "Enable builtin COM1 Serial Port"
120 default n
121 help
122 The PMC has a legacy COM1 serial port. Choose this option to
123 configure the pads and enable it. This serial port can be used for
124 the debug console.
125
Lee Leahy77ff0b12015-05-05 15:07:29 -0700126config HAVE_IFD_BIN
Martin Roth481a19c2016-01-04 14:23:53 -0700127 def_bool n
Lee Leahy77ff0b12015-05-05 15:07:29 -0700128
129config BUILD_WITH_FAKE_IFD
Martin Roth3fda3c22015-07-09 21:02:26 -0600130 def_bool !HAVE_IFD_BIN
Lee Leahy77ff0b12015-05-05 15:07:29 -0700131
Lee Leahy32471722015-04-20 15:20:28 -0700132config HAVE_ME_BIN
Martin Roth481a19c2016-01-04 14:23:53 -0700133 def_bool n
Lee Leahy32471722015-04-20 15:20:28 -0700134
135config IED_REGION_SIZE
136 hex
137 default 0x400000
138
Aaron Durbin3953e392015-09-03 00:41:29 -0500139config CHIPSET_BOOTBLOCK_INCLUDE
140 string
141 default "soc/intel/braswell/bootblock/timestamp.inc"
142
Lee Leahy77ff0b12015-05-05 15:07:29 -0700143endif