blob: e7c4d4c2e3f99c1647307d6b50f4d1a181816fd7 [file] [log] [blame]
Andrey Petrov70efecd2016-03-04 21:41:13 -08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2015 Intel Corp.
5 * (Written by Alexandru Gagniuc <alexandrux.gagniuc@intel.com> for Intel Corp.)
6 * (Written by Andrey Petrov <andrey.petrov@intel.com> for Intel Corp.)
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
Martin Rothebabfad2016-04-10 11:09:16 -060012 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Andrey Petrov70efecd2016-03-04 21:41:13 -080017 */
18
Hannah Williams0f61da82016-04-18 13:47:08 -070019#include <arch/acpi.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080020#include <bootstate.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070021#include <cbmem.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080022#include <console/console.h>
23#include <cpu/cpu.h>
Andrey Petrova697c192016-12-07 10:47:46 -080024#include <cpu/x86/mp.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080025#include <device/device.h>
26#include <device/pci.h>
Barnali Sarkare70142c2017-03-28 16:32:33 +053027#include <intelblocks/fast_spi.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080028#include <fsp/api.h>
29#include <fsp/util.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070030#include <intelblocks/itss.h>
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080031#include <romstage_handoff.h>
Andrey Petrove07e13d2016-03-18 14:43:00 -070032#include <soc/iomap.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070033#include <soc/itss.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080034#include <soc/cpu.h>
Andrey Petrov868679f2016-05-12 19:11:48 -070035#include <soc/intel/common/vbt.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070036#include <soc/nvs.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080037#include <soc/pci_devs.h>
Furquan Shaikh6ac226d2016-06-15 17:13:20 -070038#include <spi-generic.h>
Andrey Petrov3dbea292016-06-14 22:20:28 -070039#include <soc/pm.h>
Aaron Durbinfadfc2e2016-07-01 16:36:03 -050040#include <soc/p2sb.h>
Subrata Banik7952e282017-03-14 18:26:27 +053041#include <soc/systemagent.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080042
43#include "chip.h"
44
Andrey Petrov868679f2016-05-12 19:11:48 -070045static void *vbt;
46static struct region_device vbt_rdev;
47
Duncan Laurie02fcc882016-06-27 10:51:17 -070048static const char *soc_acpi_name(struct device *dev)
49{
50 if (dev->path.type == DEVICE_PATH_DOMAIN)
51 return "PCI0";
52
53 if (dev->path.type != DEVICE_PATH_PCI)
54 return NULL;
55
56 switch (dev->path.pci.devfn) {
57 /* DSDT: acpi/northbridge.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053058 case SA_DEVFN_ROOT:
Duncan Laurie02fcc882016-06-27 10:51:17 -070059 return "MCHC";
60 /* DSDT: acpi/lpc.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053061 case PCH_DEVFN_LPC:
Duncan Laurie02fcc882016-06-27 10:51:17 -070062 return "LPCB";
63 /* DSDT: acpi/xhci.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053064 case PCH_DEVFN_XHCI:
Duncan Laurie02fcc882016-06-27 10:51:17 -070065 return "XHCI";
66 /* DSDT: acpi/pch_hda.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053067 case PCH_DEVFN_HDA:
Duncan Laurie02fcc882016-06-27 10:51:17 -070068 return "HDAS";
69 /* DSDT: acpi/lpss.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053070 case PCH_DEVFN_UART0:
Duncan Laurie02fcc882016-06-27 10:51:17 -070071 return "URT1";
Subrata Banik2ee54db2017-03-05 12:37:00 +053072 case PCH_DEVFN_UART1:
Duncan Laurie02fcc882016-06-27 10:51:17 -070073 return "URT2";
Subrata Banik2ee54db2017-03-05 12:37:00 +053074 case PCH_DEVFN_UART2:
Duncan Laurie02fcc882016-06-27 10:51:17 -070075 return "URT3";
Subrata Banik2ee54db2017-03-05 12:37:00 +053076 case PCH_DEVFN_UART3:
Duncan Laurie02fcc882016-06-27 10:51:17 -070077 return "URT4";
Subrata Banik2ee54db2017-03-05 12:37:00 +053078 case PCH_DEVFN_SPI0:
Duncan Laurie02fcc882016-06-27 10:51:17 -070079 return "SPI1";
Subrata Banik2ee54db2017-03-05 12:37:00 +053080 case PCH_DEVFN_SPI1:
Duncan Laurie02fcc882016-06-27 10:51:17 -070081 return "SPI2";
Subrata Banik2ee54db2017-03-05 12:37:00 +053082 case PCH_DEVFN_SPI2:
Duncan Laurie02fcc882016-06-27 10:51:17 -070083 return "SPI3";
Subrata Banik2ee54db2017-03-05 12:37:00 +053084 case PCH_DEVFN_PWM:
Duncan Laurie02fcc882016-06-27 10:51:17 -070085 return "PWM";
Subrata Banik2ee54db2017-03-05 12:37:00 +053086 case PCH_DEVFN_I2C0:
Duncan Laurie02fcc882016-06-27 10:51:17 -070087 return "I2C0";
Subrata Banik2ee54db2017-03-05 12:37:00 +053088 case PCH_DEVFN_I2C1:
Duncan Laurie02fcc882016-06-27 10:51:17 -070089 return "I2C1";
Subrata Banik2ee54db2017-03-05 12:37:00 +053090 case PCH_DEVFN_I2C2:
Duncan Laurie02fcc882016-06-27 10:51:17 -070091 return "I2C2";
Subrata Banik2ee54db2017-03-05 12:37:00 +053092 case PCH_DEVFN_I2C3:
Duncan Laurie02fcc882016-06-27 10:51:17 -070093 return "I2C3";
Subrata Banik2ee54db2017-03-05 12:37:00 +053094 case PCH_DEVFN_I2C4:
Duncan Laurie02fcc882016-06-27 10:51:17 -070095 return "I2C4";
Subrata Banik2ee54db2017-03-05 12:37:00 +053096 case PCH_DEVFN_I2C5:
Duncan Laurie02fcc882016-06-27 10:51:17 -070097 return "I2C5";
Subrata Banik2ee54db2017-03-05 12:37:00 +053098 case PCH_DEVFN_I2C6:
Duncan Laurie02fcc882016-06-27 10:51:17 -070099 return "I2C6";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530100 case PCH_DEVFN_I2C7:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700101 return "I2C7";
102 /* Storage */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530103 case PCH_DEVFN_SDCARD:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700104 return "SDCD";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530105 case PCH_DEVFN_EMMC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700106 return "EMMC";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530107 case PCH_DEVFN_SDIO:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700108 return "SDIO";
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700109 /* PCIe */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530110 case PCH_DEVFN_PCIE1:
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700111 return "RP01";
Duncan Laurie02fcc882016-06-27 10:51:17 -0700112 }
113
114 return NULL;
115}
116
Venkateswarlu Vinjamuri6dd7b402017-02-24 15:37:30 -0800117static void pci_set_subsystem(device_t dev, unsigned vendor, unsigned device)
118{
119 if (!vendor || !device)
120 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
121 pci_read_config32(dev, PCI_VENDOR_ID));
122 else
123 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
124 (device << 16) | vendor);
125}
126
127struct pci_operations soc_pci_ops = {
128 .set_subsystem = &pci_set_subsystem
129};
130
Andrey Petrov70efecd2016-03-04 21:41:13 -0800131static void pci_domain_set_resources(device_t dev)
132{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800133 assign_resources(dev->link_list);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800134}
135
136static struct device_operations pci_domain_ops = {
137 .read_resources = pci_domain_read_resources,
138 .set_resources = pci_domain_set_resources,
139 .enable_resources = NULL,
140 .init = NULL,
141 .scan_bus = pci_domain_scan_bus,
142 .ops_pci_bus = pci_bus_default_ops,
Duncan Laurie02fcc882016-06-27 10:51:17 -0700143 .acpi_name = &soc_acpi_name,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800144};
145
146static struct device_operations cpu_bus_ops = {
147 .read_resources = DEVICE_NOOP,
148 .set_resources = DEVICE_NOOP,
149 .enable_resources = DEVICE_NOOP,
Barnali Sarkar6520e012017-06-05 14:13:17 +0530150 .init = DEVICE_NOOP,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800151 .scan_bus = NULL,
Hannah Williams0f61da82016-04-18 13:47:08 -0700152 .acpi_fill_ssdt_generator = generate_cpu_entries,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800153};
154
155static void enable_dev(device_t dev)
156{
157 /* Set the operations if it is a special bus type */
Lee Leahy4430f9f2017-03-09 10:00:30 -0800158 if (dev->path.type == DEVICE_PATH_DOMAIN)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800159 dev->ops = &pci_domain_ops;
Lee Leahy4430f9f2017-03-09 10:00:30 -0800160 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800161 dev->ops = &cpu_bus_ops;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800162}
163
Kane Chend7796052016-07-11 12:17:13 +0800164/*
165 * If the PCIe root port at function 0 is disabled,
166 * the PCIe root ports might be coalesced after FSP silicon init.
167 * The below function will swap the devfn of the first enabled device
168 * in devicetree and function 0 resides a pci device
169 * so that it won't confuse coreboot.
170 */
171static void pcie_update_device_tree(unsigned int devfn0, int num_funcs)
172{
173 device_t func0;
174 unsigned int devfn;
175 int i;
176 unsigned int inc = PCI_DEVFN(0, 1);
177
178 func0 = dev_find_slot(0, devfn0);
179 if (func0 == NULL)
180 return;
181
182 /* No more functions if function 0 is disabled. */
183 if (pci_read_config32(func0, PCI_VENDOR_ID) == 0xffffffff)
184 return;
185
186 devfn = devfn0 + inc;
187
188 /*
189 * Increase funtion by 1.
190 * Then find first enabled device to replace func0
191 * as that port was move to func0.
192 */
193 for (i = 1; i < num_funcs; i++, devfn += inc) {
194 device_t dev = dev_find_slot(0, devfn);
195 if (dev == NULL)
196 continue;
197
198 if (!dev->enabled)
199 continue;
200 /* Found the first enabled device in given dev number */
201 func0->path.pci.devfn = dev->path.pci.devfn;
202 dev->path.pci.devfn = devfn0;
203 break;
204 }
205}
206
207static void pcie_override_devicetree_after_silicon_init(void)
208{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530209 pcie_update_device_tree(PCH_DEVFN_PCIE1, 4);
210 pcie_update_device_tree(PCH_DEVFN_PCIE5, 2);
Kane Chend7796052016-07-11 12:17:13 +0800211}
212
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530213/* Configure package power limits */
214static void set_power_limits(void)
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530215{
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530216 static struct soc_intel_apollolake_config *cfg;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530217 struct device *dev = SA_DEV_ROOT;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530218 msr_t rapl_msr_reg, limit;
219 uint32_t power_unit;
220 uint32_t tdp, min_power, max_power;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530221 uint32_t pl2_val;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530222
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530223 if (!dev || !dev->chip_info) {
224 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
225 return;
226 }
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530227
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530228 cfg = dev->chip_info;
229
230 /* Get units */
231 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU_UNIT);
232 power_unit = 1 << (rapl_msr_reg.lo & 0xf);
233
234 /* Get power defaults for this SKU */
235 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU);
236 tdp = rapl_msr_reg.lo & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530237 pl2_val = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530238 min_power = (rapl_msr_reg.lo >> 16) & PKG_POWER_LIMIT_MASK;
239 max_power = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
240
241 if (min_power > 0 && tdp < min_power)
242 tdp = min_power;
243
244 if (max_power > 0 && tdp > max_power)
245 tdp = max_power;
246
247 /* Set PL1 override value */
248 tdp = (cfg->tdp_pl1_override_mw == 0) ?
249 tdp : (cfg->tdp_pl1_override_mw * power_unit) / 1000;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530250 /* Set PL2 override value */
251 pl2_val = (cfg->tdp_pl2_override_mw == 0) ?
252 pl2_val : (cfg->tdp_pl2_override_mw * power_unit) / 1000;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530253
254 /* Set long term power limit to TDP */
255 limit.lo = tdp & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530256 /* Set PL1 Pkg Power clamp bit */
257 limit.lo |= PKG_POWER_LIMIT_CLAMP;
258
259 limit.lo |= PKG_POWER_LIMIT_EN;
260 limit.lo |= (MB_POWER_LIMIT1_TIME_DEFAULT &
261 PKG_POWER_LIMIT_TIME_MASK) << PKG_POWER_LIMIT_TIME_SHIFT;
262
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530263 /* Set short term power limit PL2 */
264 limit.hi = pl2_val & PKG_POWER_LIMIT_MASK;
265 limit.hi |= PKG_POWER_LIMIT_EN;
266
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530267 /* Program package power limits in RAPL MSR */
268 wrmsr(MSR_PKG_POWER_LIMIT, limit);
269 printk(BIOS_INFO, "RAPL PL1 %d.%dW\n", tdp / power_unit,
270 100 * (tdp % power_unit) / power_unit);
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530271 printk(BIOS_INFO, "RAPL PL2 %d.%dW\n", pl2_val / power_unit,
272 100 * (pl2_val % power_unit) / power_unit);
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530273
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530274 /* Setting RAPL MMIO register for Power limits.
275 * RAPL driver is using MSR instead of MMIO.
276 * So, disabled LIMIT_EN bit for MMIO. */
Subrata Banik208587e2017-05-19 18:38:24 +0530277 MCHBAR32(MCHBAR_RAPL_PPL) = limit.lo & ~PKG_POWER_LIMIT_EN;
278 MCHBAR32(MCHBAR_RAPL_PPL + 4) = limit.hi & ~PKG_POWER_LIMIT_EN;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530279}
280
Andrey Petrov70efecd2016-03-04 21:41:13 -0800281static void soc_init(void *data)
282{
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700283 struct global_nvs_t *gnvs;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800284
Andrey Petrov868679f2016-05-12 19:11:48 -0700285 /* Save VBT info and mapping */
Abhay Kumarec2947f2016-07-14 18:43:54 -0700286 vbt = vbt_get(&vbt_rdev);
Andrey Petrov868679f2016-05-12 19:11:48 -0700287
Aaron Durbin81d1e092016-07-13 01:49:10 -0500288 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
289 * default policy that doesn't honor boards' requirements. */
290 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
291
Aaron Durbin6c191d82016-11-29 21:22:42 -0600292 fsp_silicon_init(romstage_handoff_is_resume());
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700293
Aaron Durbin81d1e092016-07-13 01:49:10 -0500294 /* Restore GPIO IRQ polarities back to previous settings. */
295 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
296
Kane Chend7796052016-07-11 12:17:13 +0800297 /* override 'enabled' setting in device tree if needed */
298 pcie_override_devicetree_after_silicon_init();
299
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500300 /*
301 * Keep the P2SB device visible so it and the other devices are
302 * visible in coreboot for driver support and PCI resource allocation.
303 * There is a UPD setting for this, but it's more consistent to use
304 * hide and unhide symmetrically.
305 */
306 p2sb_unhide();
307
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700308 /* Allocate ACPI NVS in CBMEM */
309 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(*gnvs));
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530310
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530311 /* Set RAPL MSR for Package power limits*/
312 set_power_limits();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800313}
314
Andrey Petrov868679f2016-05-12 19:11:48 -0700315static void soc_final(void *data)
316{
317 if (vbt)
318 rdev_munmap(&vbt_rdev, vbt);
Andrey Petrov3dbea292016-06-14 22:20:28 -0700319
320 /* Disable global reset, just in case */
321 global_reset_enable(0);
322 /* Make sure payload/OS can't trigger global reset */
323 global_reset_lock();
Andrey Petrov868679f2016-05-12 19:11:48 -0700324}
325
Lee Leahybab8be22017-03-09 09:53:58 -0800326static void disable_dev(struct device *dev, FSP_S_CONFIG *silconfig)
327{
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700328 switch (dev->path.pci.devfn) {
Subrata Banik2ee54db2017-03-05 12:37:00 +0530329 case PCH_DEVFN_ISH:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700330 silconfig->IshEnable = 0;
331 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530332 case PCH_DEVFN_SATA:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700333 silconfig->EnableSata = 0;
334 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530335 case PCH_DEVFN_PCIE5:
Kane Chend7796052016-07-11 12:17:13 +0800336 silconfig->PcieRootPortEn[0] = 0;
337 silconfig->PcieRpHotPlug[0] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700338 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530339 case PCH_DEVFN_PCIE6:
Kane Chend7796052016-07-11 12:17:13 +0800340 silconfig->PcieRootPortEn[1] = 0;
341 silconfig->PcieRpHotPlug[1] = 0;
342 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530343 case PCH_DEVFN_PCIE1:
Kane Chend7796052016-07-11 12:17:13 +0800344 silconfig->PcieRootPortEn[2] = 0;
345 silconfig->PcieRpHotPlug[2] = 0;
346 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530347 case PCH_DEVFN_PCIE2:
Kane Chend7796052016-07-11 12:17:13 +0800348 silconfig->PcieRootPortEn[3] = 0;
349 silconfig->PcieRpHotPlug[3] = 0;
350 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530351 case PCH_DEVFN_PCIE3:
Kane Chend7796052016-07-11 12:17:13 +0800352 silconfig->PcieRootPortEn[4] = 0;
353 silconfig->PcieRpHotPlug[4] = 0;
354 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530355 case PCH_DEVFN_PCIE4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700356 silconfig->PcieRootPortEn[5] = 0;
Kane Chend7796052016-07-11 12:17:13 +0800357 silconfig->PcieRpHotPlug[5] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700358 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530359 case PCH_DEVFN_XHCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700360 silconfig->Usb30Mode = 0;
361 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530362 case PCH_DEVFN_XDCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700363 silconfig->UsbOtg = 0;
364 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530365 case PCH_DEVFN_I2C0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700366 silconfig->I2c0Enable = 0;
367 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530368 case PCH_DEVFN_I2C1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700369 silconfig->I2c1Enable = 0;
370 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530371 case PCH_DEVFN_I2C2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700372 silconfig->I2c2Enable = 0;
373 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530374 case PCH_DEVFN_I2C3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700375 silconfig->I2c3Enable = 0;
376 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530377 case PCH_DEVFN_I2C4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700378 silconfig->I2c4Enable = 0;
379 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530380 case PCH_DEVFN_I2C5:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700381 silconfig->I2c5Enable = 0;
382 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530383 case PCH_DEVFN_I2C6:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700384 silconfig->I2c6Enable = 0;
385 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530386 case PCH_DEVFN_I2C7:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700387 silconfig->I2c7Enable = 0;
388 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530389 case PCH_DEVFN_UART0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700390 silconfig->Hsuart0Enable = 0;
391 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530392 case PCH_DEVFN_UART1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700393 silconfig->Hsuart1Enable = 0;
394 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530395 case PCH_DEVFN_UART2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700396 silconfig->Hsuart2Enable = 0;
397 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530398 case PCH_DEVFN_UART3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700399 silconfig->Hsuart3Enable = 0;
400 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530401 case PCH_DEVFN_SPI0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700402 silconfig->Spi0Enable = 0;
403 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530404 case PCH_DEVFN_SPI1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700405 silconfig->Spi1Enable = 0;
406 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530407 case PCH_DEVFN_SPI2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700408 silconfig->Spi2Enable = 0;
409 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530410 case PCH_DEVFN_SDCARD:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700411 silconfig->SdcardEnabled = 0;
412 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530413 case PCH_DEVFN_EMMC:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700414 silconfig->eMMCEnabled = 0;
415 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530416 case PCH_DEVFN_SDIO:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700417 silconfig->SdioEnabled = 0;
418 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530419 case PCH_DEVFN_SMBUS:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700420 silconfig->SmbusEnable = 0;
421 break;
422 default:
423 printk(BIOS_WARNING, "PCI:%02x.%01x: Could not disable the device\n",
424 PCI_SLOT(dev->path.pci.devfn),
425 PCI_FUNC(dev->path.pci.devfn));
426 break;
427 }
428}
429
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700430static void parse_devicetree(FSP_S_CONFIG *silconfig)
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700431{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530432 struct device *dev = SA_DEV_ROOT;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700433
434 if (!dev) {
435 printk(BIOS_ERR, "Could not find root device\n");
436 return;
437 }
438 /* Only disable bus 0 devices. */
439 for (dev = dev->bus->children; dev; dev = dev->sibling) {
440 if (!dev->enabled)
441 disable_dev(dev, silconfig);
442 }
443}
444
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700445void platform_fsp_silicon_init_params_cb(FSPS_UPD *silupd)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800446{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800447 FSP_S_CONFIG *silconfig = &silupd->FspsConfig;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800448 static struct soc_intel_apollolake_config *cfg;
Kane Chen9d490da2017-01-11 12:53:58 +0800449 uint8_t port;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800450
451 /* Load VBT before devicetree-specific config. */
Andrey Petrov868679f2016-05-12 19:11:48 -0700452 silconfig->GraphicsConfigPtr = (uintptr_t)vbt;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800453
Subrata Banik2ee54db2017-03-05 12:37:00 +0530454 struct device *dev = SA_DEV_ROOT;
Andrey Petrov78461a92016-06-28 12:14:33 -0700455
Patrick Georgi831d65d2016-04-14 11:53:48 +0200456 if (!dev || !dev->chip_info) {
Andrey Petrov70efecd2016-03-04 21:41:13 -0800457 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
458 return;
459 }
460
461 cfg = dev->chip_info;
462
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700463 /* Parse device tree and disable unused device*/
464 parse_devicetree(silconfig);
465
Andrey Petrov70efecd2016-03-04 21:41:13 -0800466 silconfig->PcieRpClkReqNumber[0] = cfg->pcie_rp0_clkreq_pin;
467 silconfig->PcieRpClkReqNumber[1] = cfg->pcie_rp1_clkreq_pin;
468 silconfig->PcieRpClkReqNumber[2] = cfg->pcie_rp2_clkreq_pin;
469 silconfig->PcieRpClkReqNumber[3] = cfg->pcie_rp3_clkreq_pin;
470 silconfig->PcieRpClkReqNumber[4] = cfg->pcie_rp4_clkreq_pin;
471 silconfig->PcieRpClkReqNumber[5] = cfg->pcie_rp5_clkreq_pin;
Andrey Petrove07e13d2016-03-18 14:43:00 -0700472
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700473 if (cfg->emmc_tx_cmd_cntl != 0)
474 silconfig->EmmcTxCmdCntl = cfg->emmc_tx_cmd_cntl;
475 if (cfg->emmc_tx_data_cntl1 != 0)
476 silconfig->EmmcTxDataCntl1 = cfg->emmc_tx_data_cntl1;
477 if (cfg->emmc_tx_data_cntl2 != 0)
478 silconfig->EmmcTxDataCntl2 = cfg->emmc_tx_data_cntl2;
479 if (cfg->emmc_rx_cmd_data_cntl1 != 0)
480 silconfig->EmmcRxCmdDataCntl1 = cfg->emmc_rx_cmd_data_cntl1;
481 if (cfg->emmc_rx_strobe_cntl != 0)
482 silconfig->EmmcRxStrobeCntl = cfg->emmc_rx_strobe_cntl;
483 if (cfg->emmc_rx_cmd_data_cntl2 != 0)
484 silconfig->EmmcRxCmdDataCntl2 = cfg->emmc_rx_cmd_data_cntl2;
485
Saurabh Satijae46dbcc2016-05-03 15:15:31 -0700486 silconfig->LPSS_S0ixEnable = cfg->lpss_s0ix_enable;
487
Lee Leahy07441b52017-03-09 10:59:25 -0800488 /* Disable monitor mwait since it is broken due to a hardware bug
489 * without a fix
490 */
Bora Guvendik60cc75d2016-07-25 14:44:51 -0700491 silconfig->MonitorMwaitEnable = 0;
492
Venkateswarlu Vinjamuri1a5e32c2016-10-31 17:15:30 -0700493 silconfig->SkipMpInit = 1;
494
Furquan Shaikhcad9b632016-06-20 16:08:42 -0700495 /* Disable setting of EISS bit in FSP. */
496 silconfig->SpiEiss = 0;
Ravi Sarawadi3a21d0f2016-08-10 11:33:56 -0700497
498 /* Disable FSP from locking access to the RTC NVRAM */
499 silconfig->RtcLock = 0;
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700500
501 /* Enable Audio clk gate and power gate */
502 silconfig->HDAudioClkGate = cfg->hdaudio_clk_gate_enable;
503 silconfig->HDAudioPwrGate = cfg->hdaudio_pwr_gate_enable;
504 /* Bios config lockdown Audio clk and power gate */
505 silconfig->BiosCfgLockDown = cfg->hdaudio_bios_config_lockdown;
506
Kane Chen9d490da2017-01-11 12:53:58 +0800507 /* USB2 eye diagram settings per port */
508 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
509 if (cfg->usb2eye[port].Usb20PerPortTxPeHalf != 0)
510 silconfig->PortUsb20PerPortTxPeHalf[port] =
511 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
512
513 if (cfg->usb2eye[port].Usb20PerPortPeTxiSet != 0)
514 silconfig->PortUsb20PerPortPeTxiSet[port] =
515 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
516
517 if (cfg->usb2eye[port].Usb20PerPortTxiSet != 0)
518 silconfig->PortUsb20PerPortTxiSet[port] =
519 cfg->usb2eye[port].Usb20PerPortTxiSet;
520
521 if (cfg->usb2eye[port].Usb20HsSkewSel != 0)
522 silconfig->PortUsb20HsSkewSel[port] =
523 cfg->usb2eye[port].Usb20HsSkewSel;
524
525 if (cfg->usb2eye[port].Usb20IUsbTxEmphasisEn != 0)
526 silconfig->PortUsb20IUsbTxEmphasisEn[port] =
527 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
528
529 if (cfg->usb2eye[port].Usb20PerPortRXISet != 0)
530 silconfig->PortUsb20PerPortRXISet[port] =
531 cfg->usb2eye[port].Usb20PerPortRXISet;
532
533 if (cfg->usb2eye[port].Usb20HsNpreDrvSel != 0)
534 silconfig->PortUsb20HsNpreDrvSel[port] =
535 cfg->usb2eye[port].Usb20HsNpreDrvSel;
536 }
537
Andrey Petrov70efecd2016-03-04 21:41:13 -0800538}
539
540struct chip_operations soc_intel_apollolake_ops = {
541 CHIP_NAME("Intel Apollolake SOC")
542 .enable_dev = &enable_dev,
Andrey Petrov868679f2016-05-12 19:11:48 -0700543 .init = &soc_init,
544 .final = &soc_final
Andrey Petrov70efecd2016-03-04 21:41:13 -0800545};
546
Andrey Petrova697c192016-12-07 10:47:46 -0800547static void drop_privilege_all(void)
548{
549 /* Drop privilege level on all the CPUs */
550 if (mp_run_on_all_cpus(&enable_untrusted_mode, 1000) < 0)
551 printk(BIOS_ERR, "failed to enable untrusted mode\n");
552}
553
Lee Leahy806fa242016-08-01 13:55:02 -0700554void platform_fsp_notify_status(enum fsp_notify_phase phase)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800555{
Andrey Petrova697c192016-12-07 10:47:46 -0800556 if (phase == END_OF_FIRMWARE) {
557 /* Hide the P2SB device to align with previous behavior. */
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500558 p2sb_hide();
Andrey Petrova697c192016-12-07 10:47:46 -0800559 /*
560 * As per guidelines BIOS is recommended to drop CPU privilege
561 * level to IA_UNTRUSTED. After that certain device registers
562 * and MSRs become inaccessible supposedly increasing system
563 * security.
564 */
565 drop_privilege_all();
566 }
Andrey Petrov70efecd2016-03-04 21:41:13 -0800567}
568
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700569/*
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800570 * spi_flash init() needs to run unconditionally on every boot (including
571 * resume) to allow write protect to be disabled for eventlog and nvram
572 * updates. This needs to be done as early as possible in ramstage. Thus, add a
573 * callback for entry into BS_PRE_DEVICE.
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700574 */
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800575static void spi_flash_init_cb(void *unused)
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700576{
Barnali Sarkare70142c2017-03-28 16:32:33 +0530577 fast_spi_init();
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700578}
579
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800580BOOT_STATE_INIT_ENTRY(BS_PRE_DEVICE, BS_ON_ENTRY, spi_flash_init_cb, NULL);