blob: d68814ba9f0e10c3eddfbde3b6b952b541324766 [file] [log] [blame]
Angel Ponsae593872020-04-04 18:50:57 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Marc Jones24484842017-05-04 21:17:45 -06002
3#include <console/console.h>
4#include <device/device.h>
5#include <device/pci.h>
6#include <device/pnp.h>
7#include <device/pci_ids.h>
8#include <device/pci_ops.h>
9#include <device/pci_def.h>
10#include <pc80/mc146818rtc.h>
11#include <pc80/isa-dma.h>
Marc Jones24484842017-05-04 21:17:45 -060012#include <arch/ioapic.h>
Marc Jones24484842017-05-04 21:17:45 -060013#include <pc80/i8254.h>
14#include <pc80/i8259.h>
Marshall Dawson69486ca2019-05-02 12:03:45 -060015#include <amdblocks/acpimmio.h>
Furquan Shaikh511aa442020-05-04 23:42:46 -070016#include <amdblocks/espi.h>
Marshall Dawson6ab5ed32019-05-29 09:24:18 -060017#include <amdblocks/lpc.h>
Marc Jones257db582017-06-18 17:33:30 -060018#include <soc/acpi.h>
Marshall Dawson6ab5ed32019-05-29 09:24:18 -060019#include <soc/iomap.h>
Raul E Rangel466edb52021-02-09 11:24:13 -070020#include <soc/lpc.h>
21#include <soc/southbridge.h>
Marshall Dawson6ab5ed32019-05-29 09:24:18 -060022
23/* Most systems should have already enabled the bridge */
24void __weak soc_late_lpc_bridge_enable(void) { }
Marc Jones24484842017-05-04 21:17:45 -060025
Marshall Dawson8d9b8782020-06-29 17:56:02 -060026static void setup_serirq(void)
27{
28 u8 byte;
29
30 /* Set up SERIRQ, enable continuous mode */
31 byte = (PM_SERIRQ_NUM_BITS_21 | PM_SERIRQ_ENABLE);
32 if (!CONFIG(SERIRQ_CONTINUOUS_MODE))
33 byte |= PM_SERIRQ_MODE;
34
35 pm_write8(PM_SERIRQ_CONF, byte);
36}
37
Elyes HAOUAS777ccd42018-05-22 10:52:05 +020038static void lpc_init(struct device *dev)
Marc Jones24484842017-05-04 21:17:45 -060039{
40 u8 byte;
Marc Jones24484842017-05-04 21:17:45 -060041
Marshall Dawson6ab5ed32019-05-29 09:24:18 -060042 soc_late_lpc_bridge_enable();
43
Marc Jones24484842017-05-04 21:17:45 -060044 /* Initialize isa dma */
45 isa_dma_init();
46
47 /* Enable DMA transaction on the LPC bus */
Marshall Dawson1bc04e32019-05-02 18:56:54 -060048 byte = pci_read_config8(dev, LPC_PCI_CONTROL);
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -070049 byte |= LEGACY_DMA_EN;
Marshall Dawson1bc04e32019-05-02 18:56:54 -060050 pci_write_config8(dev, LPC_PCI_CONTROL, byte);
Marc Jones24484842017-05-04 21:17:45 -060051
52 /* Disable the timeout mechanism on LPC */
Marshall Dawson1bc04e32019-05-02 18:56:54 -060053 byte = pci_read_config8(dev, LPC_IO_OR_MEM_DECODE_ENABLE);
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -070054 byte &= ~LPC_SYNC_TIMEOUT_COUNT_ENABLE;
Marshall Dawson1bc04e32019-05-02 18:56:54 -060055 pci_write_config8(dev, LPC_IO_OR_MEM_DECODE_ENABLE, byte);
Marc Jones24484842017-05-04 21:17:45 -060056
57 /* Disable LPC MSI Capability */
Marshall Dawson1bc04e32019-05-02 18:56:54 -060058 byte = pci_read_config8(dev, LPC_MISC_CONTROL_BITS);
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -070059 /* BIT 1 is not defined in public datasheet. */
Marc Jones24484842017-05-04 21:17:45 -060060 byte &= ~(1 << 1);
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -070061
62 /*
63 * Keep the old way. i.e., when bus master/DMA cycle is going
Marshall Dawson4e101ad2017-06-15 12:17:38 -060064 * on on LPC, it holds PCI grant, so no LPC slave cycle can
65 * interrupt and visit LPC.
66 */
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -070067 byte &= ~LPC_NOHOG;
Marshall Dawson1bc04e32019-05-02 18:56:54 -060068 pci_write_config8(dev, LPC_MISC_CONTROL_BITS, byte);
Marc Jones24484842017-05-04 21:17:45 -060069
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -070070 /*
Marshall Dawson6ab5ed32019-05-29 09:24:18 -060071 * Enable hand-instance of the pulse generator and SPI prefetch from
72 * host (earlier is recommended for boot speed).
Marshall Dawson4e101ad2017-06-15 12:17:38 -060073 */
Marshall Dawson1bc04e32019-05-02 18:56:54 -060074 byte = pci_read_config8(dev, LPC_HOST_CONTROL);
Richard Spiegelee098782018-07-30 12:05:22 -070075 byte |= PREFETCH_EN_SPI_FROM_HOST | T_START_ENH;
Marshall Dawson1bc04e32019-05-02 18:56:54 -060076 pci_write_config8(dev, LPC_HOST_CONTROL, byte);
Marc Jones24484842017-05-04 21:17:45 -060077
78 cmos_check_update_date();
79
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -070080 /*
81 * Initialize the real time clock.
Marc Jones24484842017-05-04 21:17:45 -060082 * The 0 argument tells cmos_init not to
83 * update CMOS unless it is invalid.
84 * 1 tells cmos_init to always initialize the CMOS.
85 */
Aaron Durbin9fde0d72017-09-15 11:01:17 -060086 cmos_init(0);
Marc Jones24484842017-05-04 21:17:45 -060087
88 /* Initialize i8259 pic */
Marshall Dawson4e101ad2017-06-15 12:17:38 -060089 setup_i8259();
Marc Jones24484842017-05-04 21:17:45 -060090
91 /* Initialize i8254 timers */
Marshall Dawson4e101ad2017-06-15 12:17:38 -060092 setup_i8254();
Marc Jones24484842017-05-04 21:17:45 -060093
Marshall Dawson8d9b8782020-06-29 17:56:02 -060094 if (!CONFIG(SOC_AMD_COMMON_BLOCK_USE_ESPI))
95 setup_serirq();
Marc Jones24484842017-05-04 21:17:45 -060096}
97
Elyes HAOUAS777ccd42018-05-22 10:52:05 +020098static void lpc_read_resources(struct device *dev)
Marc Jones24484842017-05-04 21:17:45 -060099{
100 struct resource *res;
101
102 /* Get the normal pci resources of this device */
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600103 pci_dev_read_resources(dev);
Marc Jones24484842017-05-04 21:17:45 -0600104
105 /* Add an extra subtractive resource for both memory and I/O. */
106 res = new_resource(dev, IOINDEX_SUBTRACTIVE(0, 0));
107 res->base = 0;
108 res->size = 0x1000;
109 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
110 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
111
112 res = new_resource(dev, IOINDEX_SUBTRACTIVE(1, 0));
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -0700113 res->base = FLASH_BASE_ADDR;
114 res->size = CONFIG_ROM_SIZE;
Marc Jones24484842017-05-04 21:17:45 -0600115 res->flags = IORESOURCE_MEM | IORESOURCE_SUBTRACTIVE |
116 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
117
118 /* Add a memory resource for the SPI BAR. */
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600119 fixed_mem_resource(dev, 2, SPI_BASE_ADDRESS / 1024, 1,
120 IORESOURCE_SUBTRACTIVE);
Marc Jones24484842017-05-04 21:17:45 -0600121
122 res = new_resource(dev, 3); /* IOAPIC */
123 res->base = IO_APIC_ADDR;
124 res->size = 0x00001000;
125 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
126
Zheng Baodb11fa42021-01-27 13:49:26 +0800127#ifdef I2C_BASE_ADDRESS
Martin Roth7e78e562019-11-03 23:29:02 -0700128 /* I2C devices */
Chris Ching6fc39d42017-12-20 16:06:03 -0700129 res = new_resource(dev, 4);
130 res->base = I2C_BASE_ADDRESS;
131 res->size = I2C_DEVICE_SIZE * I2C_DEVICE_COUNT;
132 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Zheng Baodb11fa42021-01-27 13:49:26 +0800133#endif
Chris Ching6fc39d42017-12-20 16:06:03 -0700134
Marc Jones24484842017-05-04 21:17:45 -0600135 compact_resources(dev);
136}
137
Marc Jonesdfeb1c42017-08-07 19:08:24 -0600138static void lpc_set_resources(struct device *dev)
Marc Jones24484842017-05-04 21:17:45 -0600139{
140 struct resource *res;
141 u32 spi_enable_bits;
142
143 /* Special case. The SpiRomEnable and other enables should STAY set. */
144 res = find_resource(dev, 2);
145 spi_enable_bits = pci_read_config32(dev, SPIROM_BASE_ADDRESS_REGISTER);
Marshall Dawsoneceaa972019-05-05 18:35:12 -0600146 spi_enable_bits &= SPI_BASE_ALIGNMENT - 1;
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600147 pci_write_config32(dev, SPIROM_BASE_ADDRESS_REGISTER,
148 res->base | spi_enable_bits);
Marc Jones24484842017-05-04 21:17:45 -0600149
150 pci_dev_set_resources(dev);
151}
152
Furquan Shaikh1e279a52020-05-04 21:22:22 -0700153static void configure_child_lpc_windows(struct device *dev, struct device *child)
Richard Spiegelaa183852017-10-05 18:53:31 -0700154{
155 struct resource *res;
156 u32 base, end;
157 u32 rsize = 0, set = 0, set_x = 0;
Richard Spiegelb5f96452017-11-22 15:28:25 -0700158 int wideio_index;
Furquan Shaikh1e279a52020-05-04 21:22:22 -0700159 u32 reg, reg_x;
160
161 reg = pci_read_config32(dev, LPC_IO_PORT_DECODE_ENABLE);
162 reg_x = pci_read_config32(dev, LPC_IO_OR_MEM_DECODE_ENABLE);
163
Richard Spiegel7a39e022017-11-09 10:54:04 -0700164 /*
165 * Be a bit relaxed, tolerate that LPC region might be bigger than
166 * resource we try to fit, do it like this for all regions < 16 bytes.
167 * If there is a resource > 16 bytes it must be 512 bytes to be able
168 * to allocate the fresh LPC window.
169 *
170 * AGESA and early initialization can set a wide IO port. This code
171 * will verify if required region was previously set and will avoid
172 * setting a new wide IO resource if one is already set.
173 */
174
Richard Spiegelaa183852017-10-05 18:53:31 -0700175 for (res = child->resource_list; res; res = res->next) {
176 if (!(res->flags & IORESOURCE_IO))
177 continue;
178 base = res->base;
179 end = resource_end(res);
Richard Spiegelaa183852017-10-05 18:53:31 -0700180 printk(BIOS_DEBUG,
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -0700181 "Southbridge LPC decode:%s, base=0x%08x, end=0x%08x\n",
182 dev_path(child), base, end);
183 /* find a resource size */
Richard Spiegelaa183852017-10-05 18:53:31 -0700184 switch (base) {
185 case 0x60: /* KB */
186 case 0x64: /* MS */
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -0700187 set |= DECODE_ENABLE_KBC_PORT;
Richard Spiegelaa183852017-10-05 18:53:31 -0700188 rsize = 1;
189 break;
190 case 0x3f8: /* COM1 */
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -0700191 set |= DECODE_ENABLE_SERIAL_PORT0;
Richard Spiegelaa183852017-10-05 18:53:31 -0700192 rsize = 8;
193 break;
194 case 0x2f8: /* COM2 */
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -0700195 set |= DECODE_ENABLE_SERIAL_PORT1;
Richard Spiegelaa183852017-10-05 18:53:31 -0700196 rsize = 8;
197 break;
198 case 0x378: /* Parallel 1 */
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -0700199 set |= DECODE_ENABLE_PARALLEL_PORT0;
200 /* enable 0x778 for ECP mode */
201 set |= DECODE_ENABLE_PARALLEL_PORT1;
Richard Spiegelaa183852017-10-05 18:53:31 -0700202 rsize = 8;
203 break;
204 case 0x3f0: /* FD0 */
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -0700205 set |= DECODE_ENABLE_FDC_PORT0;
Richard Spiegelaa183852017-10-05 18:53:31 -0700206 rsize = 8;
207 break;
208 case 0x220: /* 0x220 - 0x227 */
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -0700209 set |= DECODE_ENABLE_SERIAL_PORT2;
Richard Spiegelaa183852017-10-05 18:53:31 -0700210 rsize = 8;
211 break;
212 case 0x228: /* 0x228 - 0x22f */
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -0700213 set |= DECODE_ENABLE_SERIAL_PORT3;
Richard Spiegelaa183852017-10-05 18:53:31 -0700214 rsize = 8;
215 break;
216 case 0x238: /* 0x238 - 0x23f */
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -0700217 set |= DECODE_ENABLE_SERIAL_PORT4;
Richard Spiegelaa183852017-10-05 18:53:31 -0700218 rsize = 8;
219 break;
220 case 0x300: /* 0x300 - 0x301 */
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -0700221 set |= DECODE_ENABLE_MIDI_PORT0;
Richard Spiegelaa183852017-10-05 18:53:31 -0700222 rsize = 2;
223 break;
224 case 0x400:
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -0700225 set_x |= DECODE_IO_PORT_ENABLE0;
Richard Spiegelaa183852017-10-05 18:53:31 -0700226 rsize = 0x40;
227 break;
228 case 0x480:
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -0700229 set_x |= DECODE_IO_PORT_ENABLE1;
Richard Spiegelaa183852017-10-05 18:53:31 -0700230 rsize = 0x40;
231 break;
232 case 0x500:
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -0700233 set_x |= DECODE_IO_PORT_ENABLE2;
Richard Spiegelaa183852017-10-05 18:53:31 -0700234 rsize = 0x40;
235 break;
236 case 0x580:
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -0700237 set_x |= DECODE_IO_PORT_ENABLE3;
Richard Spiegelaa183852017-10-05 18:53:31 -0700238 rsize = 0x40;
239 break;
240 case 0x4700:
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -0700241 set_x |= DECODE_IO_PORT_ENABLE5;
Richard Spiegelaa183852017-10-05 18:53:31 -0700242 rsize = 0xc;
243 break;
244 case 0xfd60:
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -0700245 set_x |= DECODE_IO_PORT_ENABLE6;
Richard Spiegelaa183852017-10-05 18:53:31 -0700246 rsize = 16;
247 break;
248 default:
249 rsize = 0;
Marshall Dawson6ab5ed32019-05-29 09:24:18 -0600250 wideio_index = lpc_find_wideio_range(base, res->size);
Richard Spiegelb5f96452017-11-22 15:28:25 -0700251 if (wideio_index != WIDEIO_RANGE_ERROR) {
Marshall Dawson6ab5ed32019-05-29 09:24:18 -0600252 rsize = lpc_wideio_size(wideio_index);
Richard Spiegelb5f96452017-11-22 15:28:25 -0700253 printk(BIOS_DEBUG, "Covered by wideIO");
254 printk(BIOS_DEBUG, " %d\n", wideio_index);
Richard Spiegel7a39e022017-11-09 10:54:04 -0700255 }
Richard Spiegelaa183852017-10-05 18:53:31 -0700256 }
257 /* check if region found and matches the enable */
258 if (res->size <= rsize) {
Furquan Shaikh1e279a52020-05-04 21:22:22 -0700259 reg |= set;
260 reg_x |= set_x;
Richard Spiegelaa183852017-10-05 18:53:31 -0700261 /* check if we can fit resource in variable range */
Richard Spiegelaa183852017-10-05 18:53:31 -0700262 } else {
Marshall Dawson6ab5ed32019-05-29 09:24:18 -0600263 wideio_index = lpc_set_wideio_range(base, res->size);
Richard Spiegelb5f96452017-11-22 15:28:25 -0700264 if (wideio_index != WIDEIO_RANGE_ERROR) {
265 /* preserve wide IO related bits. */
Furquan Shaikh1e279a52020-05-04 21:22:22 -0700266 reg_x = pci_read_config32(dev,
Richard Spiegelb5f96452017-11-22 15:28:25 -0700267 LPC_IO_OR_MEM_DECODE_ENABLE);
Richard Spiegelb5f96452017-11-22 15:28:25 -0700268 printk(BIOS_DEBUG,
269 "Range assigned to wide IO %d\n",
270 wideio_index);
271 } else {
272 printk(BIOS_ERR,
273 "cannot fit LPC decode region:");
274 printk(BIOS_ERR,
275 "%s, base = 0x%08x, end = 0x%08x\n",
276 dev_path(child), base, end);
277 }
Richard Spiegelaa183852017-10-05 18:53:31 -0700278 }
279 }
Richard Spiegelaa183852017-10-05 18:53:31 -0700280
Richard Spiegelc5ecd3e2017-09-29 10:05:35 -0700281 pci_write_config32(dev, LPC_IO_PORT_DECODE_ENABLE, reg);
282 pci_write_config32(dev, LPC_IO_OR_MEM_DECODE_ENABLE, reg_x);
Marc Jones24484842017-05-04 21:17:45 -0600283}
284
Furquan Shaikh511aa442020-05-04 23:42:46 -0700285static void configure_child_espi_windows(struct device *child)
286{
287 struct resource *res;
288
289 for (res = child->resource_list; res; res = res->next) {
290 if (res->flags & IORESOURCE_IO)
291 espi_open_io_window(res->base, res->size);
292 else if (res->flags & IORESOURCE_MEM)
293 espi_open_mmio_window(res->base, res->size);
294 }
295}
296
Furquan Shaikh1e279a52020-05-04 21:22:22 -0700297static void lpc_enable_children_resources(struct device *dev)
298{
299 struct bus *link;
300 struct device *child;
301
302 for (link = dev->link_list; link; link = link->next) {
303 for (child = link->children; child; child = child->sibling) {
304 if (!child->enabled)
305 continue;
306 if (child->path.type != DEVICE_PATH_PNP)
307 continue;
Furquan Shaikh511aa442020-05-04 23:42:46 -0700308 if (CONFIG(SOC_AMD_COMMON_BLOCK_USE_ESPI))
309 configure_child_espi_windows(child);
310 else
311 configure_child_lpc_windows(dev, child);
Furquan Shaikh1e279a52020-05-04 21:22:22 -0700312 }
313 }
314}
315
Elyes HAOUAS777ccd42018-05-22 10:52:05 +0200316static void lpc_enable_resources(struct device *dev)
Marc Jones24484842017-05-04 21:17:45 -0600317{
318 pci_dev_enable_resources(dev);
Furquan Shaikh1e279a52020-05-04 21:22:22 -0700319 lpc_enable_children_resources(dev);
Marc Jones24484842017-05-04 21:17:45 -0600320}
321
Marc Jones24484842017-05-04 21:17:45 -0600322static struct device_operations lpc_ops = {
Marc Jonesdfeb1c42017-08-07 19:08:24 -0600323 .read_resources = lpc_read_resources,
324 .set_resources = lpc_set_resources,
325 .enable_resources = lpc_enable_resources,
Zheng Baobdd50312021-01-26 18:27:46 +0800326#if CONFIG(HAVE_ACPI_TABLES)
Marc Jones257db582017-06-18 17:33:30 -0600327 .write_acpi_tables = southbridge_write_acpi_tables,
Zheng Baobdd50312021-01-26 18:27:46 +0800328#endif
Marc Jones24484842017-05-04 21:17:45 -0600329 .init = lpc_init,
Nico Huber51b75ae2019-03-14 16:02:05 +0100330 .scan_bus = scan_static_bus,
Furquan Shaikh40454b72020-05-04 20:52:08 -0700331 .ops_pci = &pci_dev_ops_pci,
Marc Jones24484842017-05-04 21:17:45 -0600332};
333
334static const unsigned short pci_device_ids[] = {
335 PCI_DEVICE_ID_AMD_SB900_LPC,
336 PCI_DEVICE_ID_AMD_CZ_LPC,
Furquan Shaikha1cd7eb2020-04-15 23:58:22 -0700337 PCI_DEVICE_ID_AMD_FAM17H_LPC,
Marc Jones24484842017-05-04 21:17:45 -0600338 0
339};
340static const struct pci_driver lpc_driver __pci_driver = {
341 .ops = &lpc_ops,
342 .vendor = PCI_VENDOR_ID_AMD,
343 .devices = pci_device_ids,
344};