blob: 9f929a48090ca86420e422e62a7c524c75e0222c [file] [log] [blame]
Angel Ponsf94ac9a2020-04-05 15:46:48 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Duncan Lauriec88c54c2014-04-30 16:36:13 -07002
Kyösti Mälkki13f66502019-03-03 08:01:05 +02003#include <device/mmio.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02004#include <device/pci_ops.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -07005#include <console/console.h>
6#include <device/device.h>
7#include <device/pci.h>
8#include <device/pci_ids.h>
9#include <delay.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070010#include <soc/rcba.h>
11#include <soc/sata.h>
Angel Pons3cc2c382020-10-23 20:38:23 +020012#include <soc/intel/broadwell/pch/chip.h>
Angel Ponsc423ce22021-04-19 16:13:31 +020013#include <southbridge/intel/lynxpoint/iobp.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070014
15static inline u32 sir_read(struct device *dev, int idx)
16{
17 pci_write_config32(dev, SATA_SIRI, idx);
18 return pci_read_config32(dev, SATA_SIRD);
19}
20
21static inline void sir_write(struct device *dev, int idx, u32 value)
22{
23 pci_write_config32(dev, SATA_SIRI, idx);
24 pci_write_config32(dev, SATA_SIRD, value);
25}
26
27static void sata_init(struct device *dev)
28{
Angel Pons3cc2c382020-10-23 20:38:23 +020029 const struct soc_intel_broadwell_pch_config *config = config_of(dev);
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080030 u32 reg32;
31 u8 *abar;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070032 u16 reg16;
Duncan Laurie1b0d5a32014-08-13 16:59:34 -070033 int port;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070034
35 printk(BIOS_DEBUG, "SATA: Initializing controller in AHCI mode.\n");
36
Angel Pons11fdb172020-10-30 14:18:40 +010037 /* Enable memory space decoding for ABAR */
38 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MEMORY | PCI_COMMAND_IO);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070039
40 /* Set Interrupt Line */
41 /* Interrupt Pin is set by D31IP.PIP */
42 pci_write_config8(dev, PCI_INTERRUPT_LINE, 0x0a);
43
44 /* Set timings */
Kane Chen8c1fd782014-08-19 10:51:46 -070045 pci_write_config16(dev, IDE_TIM_PRI, IDE_DECODE_ENABLE);
46 pci_write_config16(dev, IDE_TIM_SEC, IDE_DECODE_ENABLE);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070047
48 /* for AHCI, Port Enable is managed in memory mapped space */
49 reg16 = pci_read_config16(dev, 0x92);
Wenkai Du038cce22014-12-05 14:04:10 -080050 reg16 &= ~0xf;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070051 reg16 |= 0x8000 | config->sata_port_map;
52 pci_write_config16(dev, 0x92, reg16);
53 udelay(2);
54
55 /* Setup register 98h */
Kane Chen8c1fd782014-08-19 10:51:46 -070056 reg32 = pci_read_config32(dev, 0x98);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070057 reg32 &= ~((1 << 31) | (1 << 30));
58 reg32 |= 1 << 23;
Duncan Laurie1b0d5a32014-08-13 16:59:34 -070059 reg32 |= 1 << 24; /* Enable MPHY Dynamic Power Gating */
Duncan Lauriec88c54c2014-04-30 16:36:13 -070060 pci_write_config32(dev, 0x98, reg32);
61
62 /* Setup register 9Ch */
Elyes HAOUAS878b6852019-10-18 19:52:22 +020063 reg16 = (1 << 5); /* BWG step 12 */
Duncan Lauriec88c54c2014-04-30 16:36:13 -070064 pci_write_config16(dev, 0x9c, reg16);
65
66 /* SATA Initialization register */
67 reg32 = 0x183;
Wenkai Du038cce22014-12-05 14:04:10 -080068 reg32 |= (config->sata_port_map ^ 0xf) << 24;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070069 reg32 |= (config->sata_devslp_mux & 1) << 15;
70 pci_write_config32(dev, 0x94, reg32);
71
72 /* Initialize AHCI memory-mapped space */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080073 abar = (u8 *)(pci_read_config32(dev, PCI_BASE_ADDRESS_5));
74 printk(BIOS_DEBUG, "ABAR: %p\n", abar);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070075
Duncan Laurie55228ba2014-08-25 10:14:08 -070076 /* CAP (HBA Capabilities) : enable power management */
77 reg32 = read32(abar + 0x00);
78 reg32 |= 0x0c006000; /* set PSC+SSC+SALP+SSS */
79 reg32 &= ~0x00020060; /* clear SXS+EMS+PMS */
80 reg32 |= (1 << 18); /* SAM: SATA AHCI MODE ONLY */
81 write32(abar + 0x00, reg32);
82
Duncan Lauriec88c54c2014-04-30 16:36:13 -070083 /* PI (Ports implemented) */
84 write32(abar + 0x0c, config->sata_port_map);
85 (void) read32(abar + 0x0c); /* Read back 1 */
86 (void) read32(abar + 0x0c); /* Read back 2 */
87
88 /* CAP2 (HBA Capabilities Extended)*/
Duncan Laurie1b0d5a32014-08-13 16:59:34 -070089 if (config->sata_devslp_disable) {
90 reg32 = read32(abar + 0x24);
91 reg32 &= ~(1 << 3);
92 write32(abar + 0x24, reg32);
93 } else {
94 /* Enable DEVSLP */
95 reg32 = read32(abar + 0x24);
96 reg32 |= (1 << 5)|(1 << 4)|(1 << 3)|(1 << 2);
97 write32(abar + 0x24, reg32);
98
99 for (port = 0; port < 4; port++) {
100 if (!(config->sata_port_map & (1 << port)))
101 continue;
102 reg32 = read32(abar + 0x144 + (0x80 * port));
103 reg32 |= (1 << 1); /* DEVSLP DSP */
104 write32(abar + 0x144 + (0x80 * port), reg32);
105 }
106 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700107
108 /*
109 * Static Power Gating for unused ports
110 */
111 reg32 = RCBA32(0x3a84);
112 /* Port 3 and 2 disabled */
113 if ((config->sata_port_map & ((1 << 3)|(1 << 2))) == 0)
114 reg32 |= (1 << 24) | (1 << 26);
115 /* Port 1 and 0 disabled */
116 if ((config->sata_port_map & ((1 << 1)|(1 << 0))) == 0)
117 reg32 |= (1 << 20) | (1 << 18);
118 RCBA32(0x3a84) = reg32;
119
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700120 /* Set Gen3 Transmitter settings if needed */
121 if (config->sata_port0_gen3_tx)
Duncan Laurieb63d3412015-01-06 13:32:42 -0800122 pch_iobp_update(SATA_IOBP_SP0_SECRT88,
123 ~(SATA_SECRT88_VADJ_MASK <<
124 SATA_SECRT88_VADJ_SHIFT),
125 (config->sata_port0_gen3_tx &
126 SATA_SECRT88_VADJ_MASK)
127 << SATA_SECRT88_VADJ_SHIFT);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700128
129 if (config->sata_port1_gen3_tx)
Duncan Laurieb63d3412015-01-06 13:32:42 -0800130 pch_iobp_update(SATA_IOBP_SP1_SECRT88,
131 ~(SATA_SECRT88_VADJ_MASK <<
132 SATA_SECRT88_VADJ_SHIFT),
133 (config->sata_port1_gen3_tx &
134 SATA_SECRT88_VADJ_MASK)
135 << SATA_SECRT88_VADJ_SHIFT);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700136
Youness Alaoui696ebc22017-02-07 13:54:45 -0500137 if (config->sata_port2_gen3_tx)
138 pch_iobp_update(SATA_IOBP_SP2_SECRT88,
139 ~(SATA_SECRT88_VADJ_MASK <<
140 SATA_SECRT88_VADJ_SHIFT),
141 (config->sata_port2_gen3_tx &
142 SATA_SECRT88_VADJ_MASK)
143 << SATA_SECRT88_VADJ_SHIFT);
144
145 if (config->sata_port3_gen3_tx)
146 pch_iobp_update(SATA_IOBP_SP3_SECRT88,
147 ~(SATA_SECRT88_VADJ_MASK <<
148 SATA_SECRT88_VADJ_SHIFT),
Youness Alaoui601aa312017-02-27 12:03:39 -0500149 (config->sata_port3_gen3_tx &
Youness Alaoui696ebc22017-02-07 13:54:45 -0500150 SATA_SECRT88_VADJ_MASK)
151 << SATA_SECRT88_VADJ_SHIFT);
152
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700153 /* Set Gen3 DTLE DATA / EDGE registers if needed */
154 if (config->sata_port0_gen3_dtle) {
155 pch_iobp_update(SATA_IOBP_SP0DTLE_DATA,
156 ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT),
157 (config->sata_port0_gen3_dtle & SATA_DTLE_MASK)
158 << SATA_DTLE_DATA_SHIFT);
159
160 pch_iobp_update(SATA_IOBP_SP0DTLE_EDGE,
161 ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT),
162 (config->sata_port0_gen3_dtle & SATA_DTLE_MASK)
163 << SATA_DTLE_EDGE_SHIFT);
164 }
165
166 if (config->sata_port1_gen3_dtle) {
167 pch_iobp_update(SATA_IOBP_SP1DTLE_DATA,
168 ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT),
169 (config->sata_port1_gen3_dtle & SATA_DTLE_MASK)
170 << SATA_DTLE_DATA_SHIFT);
171
172 pch_iobp_update(SATA_IOBP_SP1DTLE_EDGE,
173 ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT),
174 (config->sata_port1_gen3_dtle & SATA_DTLE_MASK)
175 << SATA_DTLE_EDGE_SHIFT);
176 }
177
Youness Alaoui696ebc22017-02-07 13:54:45 -0500178 if (config->sata_port2_gen3_dtle) {
179 pch_iobp_update(SATA_IOBP_SP2DTLE_DATA,
180 ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT),
181 (config->sata_port2_gen3_dtle & SATA_DTLE_MASK)
182 << SATA_DTLE_DATA_SHIFT);
183
184 pch_iobp_update(SATA_IOBP_SP2DTLE_EDGE,
185 ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT),
186 (config->sata_port2_gen3_dtle & SATA_DTLE_MASK)
187 << SATA_DTLE_EDGE_SHIFT);
188 }
189 if (config->sata_port3_gen3_dtle) {
190 pch_iobp_update(SATA_IOBP_SP3DTLE_DATA,
191 ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT),
192 (config->sata_port3_gen3_dtle & SATA_DTLE_MASK)
193 << SATA_DTLE_DATA_SHIFT);
194
195 pch_iobp_update(SATA_IOBP_SP3DTLE_EDGE,
196 ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT),
197 (config->sata_port3_gen3_dtle & SATA_DTLE_MASK)
198 << SATA_DTLE_EDGE_SHIFT);
199 }
200
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700201 /*
202 * Additional Programming Requirements for Power Optimizer
203 */
204
205 /* Step 1 */
206 sir_write(dev, 0x64, 0x883c9003);
207
208 /* Step 2: SIR 68h[15:0] = 880Ah */
209 reg32 = sir_read(dev, 0x68);
210 reg32 &= 0xffff0000;
211 reg32 |= 0x880a;
212 sir_write(dev, 0x68, reg32);
213
214 /* Step 3: SIR 60h[3] = 1 */
215 reg32 = sir_read(dev, 0x60);
216 reg32 |= (1 << 3);
217 sir_write(dev, 0x60, reg32);
218
219 /* Step 4: SIR 60h[0] = 1 */
220 reg32 = sir_read(dev, 0x60);
221 reg32 |= (1 << 0);
222 sir_write(dev, 0x60, reg32);
223
224 /* Step 5: SIR 60h[1] = 1 */
225 reg32 = sir_read(dev, 0x60);
226 reg32 |= (1 << 1);
227 sir_write(dev, 0x60, reg32);
228
229 /* Clock Gating */
230 sir_write(dev, 0x70, 0x3f00bf1f);
231 sir_write(dev, 0x54, 0xcf000f0f);
232 sir_write(dev, 0x58, 0x00190000);
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700233 RCBA32_AND_OR(0x333c, 0xffcfffff, 0x00c00000);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700234
235 reg32 = pci_read_config32(dev, 0x300);
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700236 reg32 |= (1 << 17) | (1 << 16) | (1 << 19);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700237 reg32 |= (1 << 31) | (1 << 30) | (1 << 29);
238 pci_write_config32(dev, 0x300, reg32);
Kane Chen8c1fd782014-08-19 10:51:46 -0700239
Kane Chen46134722014-08-28 17:05:06 -0700240 reg32 = pci_read_config32(dev, 0x98);
241 reg32 |= 1 << 29;
242 pci_write_config32(dev, 0x98, reg32);
243
Kane Chen8c1fd782014-08-19 10:51:46 -0700244 /* Register Lock */
245 reg32 = pci_read_config32(dev, 0x9c);
246 reg32 |= (1 << 31);
247 pci_write_config32(dev, 0x9c, reg32);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700248}
249
250/*
251 * Set SATA controller mode early so the resource allocator can
252 * properly assign IO/Memory resources for the controller.
253 */
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200254static void sata_enable(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700255{
256 /* Get the chip configuration */
Angel Pons3cc2c382020-10-23 20:38:23 +0200257 const struct soc_intel_broadwell_pch_config *config = config_of(dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700258 u16 map = 0x0060;
259
Wenkai Du038cce22014-12-05 14:04:10 -0800260 map |= (config->sata_port_map ^ 0xf) << 8;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700261
262 pci_write_config16(dev, 0x90, map);
263}
264
265static struct device_operations sata_ops = {
Elyes HAOUAS1d191272018-11-27 12:23:48 +0100266 .read_resources = pci_dev_read_resources,
267 .set_resources = pci_dev_set_resources,
268 .enable_resources = pci_dev_enable_resources,
269 .init = sata_init,
270 .enable = sata_enable,
Angel Ponscb2080f2020-10-23 15:45:44 +0200271 .ops_pci = &pci_dev_ops_pci,
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700272};
273
274static const unsigned short pci_device_ids[] = {
275 0x9c03, 0x9c05, 0x9c07, 0x9c0f, /* LynxPoint-LP */
276 0x9c83, 0x9c85, 0x282a, 0x9c87, 0x282a, 0x9c8f, /* WildcatPoint */
277 0
278};
279
280static const struct pci_driver pch_sata __pci_driver = {
281 .ops = &sata_ops,
Felix Singer43b7f412022-03-07 04:34:52 +0100282 .vendor = PCI_VID_INTEL,
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700283 .devices = pci_device_ids,
284};