Duncan Laurie | c88c54c | 2014-04-30 16:36:13 -0700 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the coreboot project. |
| 3 | * |
| 4 | * Copyright (C) 2008-2009 coresystems GmbH |
| 5 | * Copyright (C) 2014 Google Inc. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License as published by |
| 9 | * the Free Software Foundation; version 2 of the License. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
Duncan Laurie | c88c54c | 2014-04-30 16:36:13 -0700 | [diff] [blame] | 15 | */ |
| 16 | |
| 17 | #include <arch/io.h> |
| 18 | #include <console/console.h> |
| 19 | #include <device/device.h> |
| 20 | #include <device/pci.h> |
| 21 | #include <device/pci_ids.h> |
| 22 | #include <delay.h> |
Julius Werner | 4ee4bd5 | 2014-10-20 13:46:39 -0700 | [diff] [blame] | 23 | #include <soc/iobp.h> |
| 24 | #include <soc/ramstage.h> |
| 25 | #include <soc/rcba.h> |
| 26 | #include <soc/sata.h> |
| 27 | #include <soc/intel/broadwell/chip.h> |
Duncan Laurie | c88c54c | 2014-04-30 16:36:13 -0700 | [diff] [blame] | 28 | |
| 29 | static inline u32 sir_read(struct device *dev, int idx) |
| 30 | { |
| 31 | pci_write_config32(dev, SATA_SIRI, idx); |
| 32 | return pci_read_config32(dev, SATA_SIRD); |
| 33 | } |
| 34 | |
| 35 | static inline void sir_write(struct device *dev, int idx, u32 value) |
| 36 | { |
| 37 | pci_write_config32(dev, SATA_SIRI, idx); |
| 38 | pci_write_config32(dev, SATA_SIRD, value); |
| 39 | } |
| 40 | |
| 41 | static void sata_init(struct device *dev) |
| 42 | { |
| 43 | config_t *config = dev->chip_info; |
Kevin Paul Herbert | bde6d30 | 2014-12-24 18:43:20 -0800 | [diff] [blame] | 44 | u32 reg32; |
| 45 | u8 *abar; |
Duncan Laurie | c88c54c | 2014-04-30 16:36:13 -0700 | [diff] [blame] | 46 | u16 reg16; |
Duncan Laurie | 1b0d5a3 | 2014-08-13 16:59:34 -0700 | [diff] [blame] | 47 | int port; |
Duncan Laurie | c88c54c | 2014-04-30 16:36:13 -0700 | [diff] [blame] | 48 | |
| 49 | printk(BIOS_DEBUG, "SATA: Initializing controller in AHCI mode.\n"); |
| 50 | |
| 51 | /* Enable BARs */ |
| 52 | pci_write_config16(dev, PCI_COMMAND, 0x0007); |
| 53 | |
| 54 | /* Set Interrupt Line */ |
| 55 | /* Interrupt Pin is set by D31IP.PIP */ |
| 56 | pci_write_config8(dev, PCI_INTERRUPT_LINE, 0x0a); |
| 57 | |
| 58 | /* Set timings */ |
Kane Chen | 8c1fd78 | 2014-08-19 10:51:46 -0700 | [diff] [blame] | 59 | pci_write_config16(dev, IDE_TIM_PRI, IDE_DECODE_ENABLE); |
| 60 | pci_write_config16(dev, IDE_TIM_SEC, IDE_DECODE_ENABLE); |
Duncan Laurie | c88c54c | 2014-04-30 16:36:13 -0700 | [diff] [blame] | 61 | |
| 62 | /* for AHCI, Port Enable is managed in memory mapped space */ |
| 63 | reg16 = pci_read_config16(dev, 0x92); |
Wenkai Du | 038cce2 | 2014-12-05 14:04:10 -0800 | [diff] [blame] | 64 | reg16 &= ~0xf; |
Duncan Laurie | c88c54c | 2014-04-30 16:36:13 -0700 | [diff] [blame] | 65 | reg16 |= 0x8000 | config->sata_port_map; |
| 66 | pci_write_config16(dev, 0x92, reg16); |
| 67 | udelay(2); |
| 68 | |
| 69 | /* Setup register 98h */ |
Kane Chen | 8c1fd78 | 2014-08-19 10:51:46 -0700 | [diff] [blame] | 70 | reg32 = pci_read_config32(dev, 0x98); |
Duncan Laurie | c88c54c | 2014-04-30 16:36:13 -0700 | [diff] [blame] | 71 | reg32 &= ~((1 << 31) | (1 << 30)); |
| 72 | reg32 |= 1 << 23; |
Duncan Laurie | 1b0d5a3 | 2014-08-13 16:59:34 -0700 | [diff] [blame] | 73 | reg32 |= 1 << 24; /* Enable MPHY Dynamic Power Gating */ |
Duncan Laurie | c88c54c | 2014-04-30 16:36:13 -0700 | [diff] [blame] | 74 | pci_write_config32(dev, 0x98, reg32); |
| 75 | |
| 76 | /* Setup register 9Ch */ |
| 77 | reg16 = 0; /* Disable alternate ID */ |
| 78 | reg16 = 1 << 5; /* BWG step 12 */ |
| 79 | pci_write_config16(dev, 0x9c, reg16); |
| 80 | |
| 81 | /* SATA Initialization register */ |
| 82 | reg32 = 0x183; |
Wenkai Du | 038cce2 | 2014-12-05 14:04:10 -0800 | [diff] [blame] | 83 | reg32 |= (config->sata_port_map ^ 0xf) << 24; |
Duncan Laurie | c88c54c | 2014-04-30 16:36:13 -0700 | [diff] [blame] | 84 | reg32 |= (config->sata_devslp_mux & 1) << 15; |
| 85 | pci_write_config32(dev, 0x94, reg32); |
| 86 | |
| 87 | /* Initialize AHCI memory-mapped space */ |
Kevin Paul Herbert | bde6d30 | 2014-12-24 18:43:20 -0800 | [diff] [blame] | 88 | abar = (u8 *)(pci_read_config32(dev, PCI_BASE_ADDRESS_5)); |
| 89 | printk(BIOS_DEBUG, "ABAR: %p\n", abar); |
Duncan Laurie | c88c54c | 2014-04-30 16:36:13 -0700 | [diff] [blame] | 90 | |
Duncan Laurie | 55228ba | 2014-08-25 10:14:08 -0700 | [diff] [blame] | 91 | /* CAP (HBA Capabilities) : enable power management */ |
| 92 | reg32 = read32(abar + 0x00); |
| 93 | reg32 |= 0x0c006000; /* set PSC+SSC+SALP+SSS */ |
| 94 | reg32 &= ~0x00020060; /* clear SXS+EMS+PMS */ |
| 95 | reg32 |= (1 << 18); /* SAM: SATA AHCI MODE ONLY */ |
| 96 | write32(abar + 0x00, reg32); |
| 97 | |
Duncan Laurie | c88c54c | 2014-04-30 16:36:13 -0700 | [diff] [blame] | 98 | /* PI (Ports implemented) */ |
| 99 | write32(abar + 0x0c, config->sata_port_map); |
| 100 | (void) read32(abar + 0x0c); /* Read back 1 */ |
| 101 | (void) read32(abar + 0x0c); /* Read back 2 */ |
| 102 | |
| 103 | /* CAP2 (HBA Capabilities Extended)*/ |
Duncan Laurie | 1b0d5a3 | 2014-08-13 16:59:34 -0700 | [diff] [blame] | 104 | if (config->sata_devslp_disable) { |
| 105 | reg32 = read32(abar + 0x24); |
| 106 | reg32 &= ~(1 << 3); |
| 107 | write32(abar + 0x24, reg32); |
| 108 | } else { |
| 109 | /* Enable DEVSLP */ |
| 110 | reg32 = read32(abar + 0x24); |
| 111 | reg32 |= (1 << 5)|(1 << 4)|(1 << 3)|(1 << 2); |
| 112 | write32(abar + 0x24, reg32); |
| 113 | |
| 114 | for (port = 0; port < 4; port++) { |
| 115 | if (!(config->sata_port_map & (1 << port))) |
| 116 | continue; |
| 117 | reg32 = read32(abar + 0x144 + (0x80 * port)); |
| 118 | reg32 |= (1 << 1); /* DEVSLP DSP */ |
| 119 | write32(abar + 0x144 + (0x80 * port), reg32); |
| 120 | } |
| 121 | } |
Duncan Laurie | c88c54c | 2014-04-30 16:36:13 -0700 | [diff] [blame] | 122 | |
| 123 | /* |
| 124 | * Static Power Gating for unused ports |
| 125 | */ |
| 126 | reg32 = RCBA32(0x3a84); |
| 127 | /* Port 3 and 2 disabled */ |
| 128 | if ((config->sata_port_map & ((1 << 3)|(1 << 2))) == 0) |
| 129 | reg32 |= (1 << 24) | (1 << 26); |
| 130 | /* Port 1 and 0 disabled */ |
| 131 | if ((config->sata_port_map & ((1 << 1)|(1 << 0))) == 0) |
| 132 | reg32 |= (1 << 20) | (1 << 18); |
| 133 | RCBA32(0x3a84) = reg32; |
| 134 | |
Duncan Laurie | c88c54c | 2014-04-30 16:36:13 -0700 | [diff] [blame] | 135 | /* Set Gen3 Transmitter settings if needed */ |
| 136 | if (config->sata_port0_gen3_tx) |
Duncan Laurie | b63d341 | 2015-01-06 13:32:42 -0800 | [diff] [blame] | 137 | pch_iobp_update(SATA_IOBP_SP0_SECRT88, |
| 138 | ~(SATA_SECRT88_VADJ_MASK << |
| 139 | SATA_SECRT88_VADJ_SHIFT), |
| 140 | (config->sata_port0_gen3_tx & |
| 141 | SATA_SECRT88_VADJ_MASK) |
| 142 | << SATA_SECRT88_VADJ_SHIFT); |
Duncan Laurie | c88c54c | 2014-04-30 16:36:13 -0700 | [diff] [blame] | 143 | |
| 144 | if (config->sata_port1_gen3_tx) |
Duncan Laurie | b63d341 | 2015-01-06 13:32:42 -0800 | [diff] [blame] | 145 | pch_iobp_update(SATA_IOBP_SP1_SECRT88, |
| 146 | ~(SATA_SECRT88_VADJ_MASK << |
| 147 | SATA_SECRT88_VADJ_SHIFT), |
| 148 | (config->sata_port1_gen3_tx & |
| 149 | SATA_SECRT88_VADJ_MASK) |
| 150 | << SATA_SECRT88_VADJ_SHIFT); |
Duncan Laurie | c88c54c | 2014-04-30 16:36:13 -0700 | [diff] [blame] | 151 | |
Youness Alaoui | 696ebc2 | 2017-02-07 13:54:45 -0500 | [diff] [blame] | 152 | if (config->sata_port2_gen3_tx) |
| 153 | pch_iobp_update(SATA_IOBP_SP2_SECRT88, |
| 154 | ~(SATA_SECRT88_VADJ_MASK << |
| 155 | SATA_SECRT88_VADJ_SHIFT), |
| 156 | (config->sata_port2_gen3_tx & |
| 157 | SATA_SECRT88_VADJ_MASK) |
| 158 | << SATA_SECRT88_VADJ_SHIFT); |
| 159 | |
| 160 | if (config->sata_port3_gen3_tx) |
| 161 | pch_iobp_update(SATA_IOBP_SP3_SECRT88, |
| 162 | ~(SATA_SECRT88_VADJ_MASK << |
| 163 | SATA_SECRT88_VADJ_SHIFT), |
Youness Alaoui | 601aa31 | 2017-02-27 12:03:39 -0500 | [diff] [blame] | 164 | (config->sata_port3_gen3_tx & |
Youness Alaoui | 696ebc2 | 2017-02-07 13:54:45 -0500 | [diff] [blame] | 165 | SATA_SECRT88_VADJ_MASK) |
| 166 | << SATA_SECRT88_VADJ_SHIFT); |
| 167 | |
Duncan Laurie | c88c54c | 2014-04-30 16:36:13 -0700 | [diff] [blame] | 168 | /* Set Gen3 DTLE DATA / EDGE registers if needed */ |
| 169 | if (config->sata_port0_gen3_dtle) { |
| 170 | pch_iobp_update(SATA_IOBP_SP0DTLE_DATA, |
| 171 | ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT), |
| 172 | (config->sata_port0_gen3_dtle & SATA_DTLE_MASK) |
| 173 | << SATA_DTLE_DATA_SHIFT); |
| 174 | |
| 175 | pch_iobp_update(SATA_IOBP_SP0DTLE_EDGE, |
| 176 | ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT), |
| 177 | (config->sata_port0_gen3_dtle & SATA_DTLE_MASK) |
| 178 | << SATA_DTLE_EDGE_SHIFT); |
| 179 | } |
| 180 | |
| 181 | if (config->sata_port1_gen3_dtle) { |
| 182 | pch_iobp_update(SATA_IOBP_SP1DTLE_DATA, |
| 183 | ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT), |
| 184 | (config->sata_port1_gen3_dtle & SATA_DTLE_MASK) |
| 185 | << SATA_DTLE_DATA_SHIFT); |
| 186 | |
| 187 | pch_iobp_update(SATA_IOBP_SP1DTLE_EDGE, |
| 188 | ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT), |
| 189 | (config->sata_port1_gen3_dtle & SATA_DTLE_MASK) |
| 190 | << SATA_DTLE_EDGE_SHIFT); |
| 191 | } |
| 192 | |
Youness Alaoui | 696ebc2 | 2017-02-07 13:54:45 -0500 | [diff] [blame] | 193 | if (config->sata_port2_gen3_dtle) { |
| 194 | pch_iobp_update(SATA_IOBP_SP2DTLE_DATA, |
| 195 | ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT), |
| 196 | (config->sata_port2_gen3_dtle & SATA_DTLE_MASK) |
| 197 | << SATA_DTLE_DATA_SHIFT); |
| 198 | |
| 199 | pch_iobp_update(SATA_IOBP_SP2DTLE_EDGE, |
| 200 | ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT), |
| 201 | (config->sata_port2_gen3_dtle & SATA_DTLE_MASK) |
| 202 | << SATA_DTLE_EDGE_SHIFT); |
| 203 | } |
| 204 | if (config->sata_port3_gen3_dtle) { |
| 205 | pch_iobp_update(SATA_IOBP_SP3DTLE_DATA, |
| 206 | ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT), |
| 207 | (config->sata_port3_gen3_dtle & SATA_DTLE_MASK) |
| 208 | << SATA_DTLE_DATA_SHIFT); |
| 209 | |
| 210 | pch_iobp_update(SATA_IOBP_SP3DTLE_EDGE, |
| 211 | ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT), |
| 212 | (config->sata_port3_gen3_dtle & SATA_DTLE_MASK) |
| 213 | << SATA_DTLE_EDGE_SHIFT); |
| 214 | } |
| 215 | |
| 216 | |
Duncan Laurie | c88c54c | 2014-04-30 16:36:13 -0700 | [diff] [blame] | 217 | /* |
| 218 | * Additional Programming Requirements for Power Optimizer |
| 219 | */ |
| 220 | |
| 221 | /* Step 1 */ |
| 222 | sir_write(dev, 0x64, 0x883c9003); |
| 223 | |
| 224 | /* Step 2: SIR 68h[15:0] = 880Ah */ |
| 225 | reg32 = sir_read(dev, 0x68); |
| 226 | reg32 &= 0xffff0000; |
| 227 | reg32 |= 0x880a; |
| 228 | sir_write(dev, 0x68, reg32); |
| 229 | |
| 230 | /* Step 3: SIR 60h[3] = 1 */ |
| 231 | reg32 = sir_read(dev, 0x60); |
| 232 | reg32 |= (1 << 3); |
| 233 | sir_write(dev, 0x60, reg32); |
| 234 | |
| 235 | /* Step 4: SIR 60h[0] = 1 */ |
| 236 | reg32 = sir_read(dev, 0x60); |
| 237 | reg32 |= (1 << 0); |
| 238 | sir_write(dev, 0x60, reg32); |
| 239 | |
| 240 | /* Step 5: SIR 60h[1] = 1 */ |
| 241 | reg32 = sir_read(dev, 0x60); |
| 242 | reg32 |= (1 << 1); |
| 243 | sir_write(dev, 0x60, reg32); |
| 244 | |
| 245 | /* Clock Gating */ |
| 246 | sir_write(dev, 0x70, 0x3f00bf1f); |
| 247 | sir_write(dev, 0x54, 0xcf000f0f); |
| 248 | sir_write(dev, 0x58, 0x00190000); |
Duncan Laurie | 446fb8e | 2014-08-08 09:59:43 -0700 | [diff] [blame] | 249 | RCBA32_AND_OR(0x333c, 0xffcfffff, 0x00c00000); |
Duncan Laurie | c88c54c | 2014-04-30 16:36:13 -0700 | [diff] [blame] | 250 | |
| 251 | reg32 = pci_read_config32(dev, 0x300); |
Duncan Laurie | 446fb8e | 2014-08-08 09:59:43 -0700 | [diff] [blame] | 252 | reg32 |= (1 << 17) | (1 << 16) | (1 << 19); |
Duncan Laurie | c88c54c | 2014-04-30 16:36:13 -0700 | [diff] [blame] | 253 | reg32 |= (1 << 31) | (1 << 30) | (1 << 29); |
| 254 | pci_write_config32(dev, 0x300, reg32); |
Kane Chen | 8c1fd78 | 2014-08-19 10:51:46 -0700 | [diff] [blame] | 255 | |
Kane Chen | 4613472 | 2014-08-28 17:05:06 -0700 | [diff] [blame] | 256 | reg32 = pci_read_config32(dev, 0x98); |
| 257 | reg32 |= 1 << 29; |
| 258 | pci_write_config32(dev, 0x98, reg32); |
| 259 | |
Kane Chen | 8c1fd78 | 2014-08-19 10:51:46 -0700 | [diff] [blame] | 260 | /* Register Lock */ |
| 261 | reg32 = pci_read_config32(dev, 0x9c); |
| 262 | reg32 |= (1 << 31); |
| 263 | pci_write_config32(dev, 0x9c, reg32); |
Duncan Laurie | c88c54c | 2014-04-30 16:36:13 -0700 | [diff] [blame] | 264 | } |
| 265 | |
| 266 | /* |
| 267 | * Set SATA controller mode early so the resource allocator can |
| 268 | * properly assign IO/Memory resources for the controller. |
| 269 | */ |
Elyes HAOUAS | 040aff2 | 2018-05-27 16:30:36 +0200 | [diff] [blame] | 270 | static void sata_enable(struct device *dev) |
Duncan Laurie | c88c54c | 2014-04-30 16:36:13 -0700 | [diff] [blame] | 271 | { |
| 272 | /* Get the chip configuration */ |
| 273 | config_t *config = dev->chip_info; |
| 274 | u16 map = 0x0060; |
| 275 | |
Wenkai Du | 038cce2 | 2014-12-05 14:04:10 -0800 | [diff] [blame] | 276 | map |= (config->sata_port_map ^ 0xf) << 8; |
Duncan Laurie | c88c54c | 2014-04-30 16:36:13 -0700 | [diff] [blame] | 277 | |
| 278 | pci_write_config16(dev, 0x90, map); |
| 279 | } |
| 280 | |
| 281 | static struct device_operations sata_ops = { |
Elyes HAOUAS | 1d19127 | 2018-11-27 12:23:48 +0100 | [diff] [blame^] | 282 | .read_resources = pci_dev_read_resources, |
| 283 | .set_resources = pci_dev_set_resources, |
| 284 | .enable_resources = pci_dev_enable_resources, |
| 285 | .init = sata_init, |
| 286 | .enable = sata_enable, |
Duncan Laurie | c88c54c | 2014-04-30 16:36:13 -0700 | [diff] [blame] | 287 | .ops_pci = &broadwell_pci_ops, |
| 288 | }; |
| 289 | |
| 290 | static const unsigned short pci_device_ids[] = { |
| 291 | 0x9c03, 0x9c05, 0x9c07, 0x9c0f, /* LynxPoint-LP */ |
| 292 | 0x9c83, 0x9c85, 0x282a, 0x9c87, 0x282a, 0x9c8f, /* WildcatPoint */ |
| 293 | 0 |
| 294 | }; |
| 295 | |
| 296 | static const struct pci_driver pch_sata __pci_driver = { |
| 297 | .ops = &sata_ops, |
| 298 | .vendor = PCI_VENDOR_ID_INTEL, |
| 299 | .devices = pci_device_ids, |
| 300 | }; |