blob: f4773e186b9a4dae35431fae379aabffa2e0588b [file] [log] [blame]
Duncan Lauriec88c54c2014-04-30 16:36:13 -07001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright (C) 2008-2009 coresystems GmbH
5 * Copyright (C) 2014 Google Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Duncan Lauriec88c54c2014-04-30 16:36:13 -070015 */
16
Kyösti Mälkki13f66502019-03-03 08:01:05 +020017#include <device/mmio.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020018#include <device/pci_ops.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070019#include <console/console.h>
20#include <device/device.h>
21#include <device/pci.h>
22#include <device/pci_ids.h>
23#include <delay.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070024#include <soc/iobp.h>
25#include <soc/ramstage.h>
26#include <soc/rcba.h>
27#include <soc/sata.h>
28#include <soc/intel/broadwell/chip.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070029
30static inline u32 sir_read(struct device *dev, int idx)
31{
32 pci_write_config32(dev, SATA_SIRI, idx);
33 return pci_read_config32(dev, SATA_SIRD);
34}
35
36static inline void sir_write(struct device *dev, int idx, u32 value)
37{
38 pci_write_config32(dev, SATA_SIRI, idx);
39 pci_write_config32(dev, SATA_SIRD, value);
40}
41
42static void sata_init(struct device *dev)
43{
Kyösti Mälkki8950cfb2019-07-13 22:16:25 +030044 config_t *config = config_of(dev);
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080045 u32 reg32;
46 u8 *abar;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070047 u16 reg16;
Duncan Laurie1b0d5a32014-08-13 16:59:34 -070048 int port;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070049
50 printk(BIOS_DEBUG, "SATA: Initializing controller in AHCI mode.\n");
51
52 /* Enable BARs */
53 pci_write_config16(dev, PCI_COMMAND, 0x0007);
54
55 /* Set Interrupt Line */
56 /* Interrupt Pin is set by D31IP.PIP */
57 pci_write_config8(dev, PCI_INTERRUPT_LINE, 0x0a);
58
59 /* Set timings */
Kane Chen8c1fd782014-08-19 10:51:46 -070060 pci_write_config16(dev, IDE_TIM_PRI, IDE_DECODE_ENABLE);
61 pci_write_config16(dev, IDE_TIM_SEC, IDE_DECODE_ENABLE);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070062
63 /* for AHCI, Port Enable is managed in memory mapped space */
64 reg16 = pci_read_config16(dev, 0x92);
Wenkai Du038cce22014-12-05 14:04:10 -080065 reg16 &= ~0xf;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070066 reg16 |= 0x8000 | config->sata_port_map;
67 pci_write_config16(dev, 0x92, reg16);
68 udelay(2);
69
70 /* Setup register 98h */
Kane Chen8c1fd782014-08-19 10:51:46 -070071 reg32 = pci_read_config32(dev, 0x98);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070072 reg32 &= ~((1 << 31) | (1 << 30));
73 reg32 |= 1 << 23;
Duncan Laurie1b0d5a32014-08-13 16:59:34 -070074 reg32 |= 1 << 24; /* Enable MPHY Dynamic Power Gating */
Duncan Lauriec88c54c2014-04-30 16:36:13 -070075 pci_write_config32(dev, 0x98, reg32);
76
77 /* Setup register 9Ch */
Elyes HAOUAS878b6852019-10-18 19:52:22 +020078 reg16 = (1 << 5); /* BWG step 12 */
Duncan Lauriec88c54c2014-04-30 16:36:13 -070079 pci_write_config16(dev, 0x9c, reg16);
80
81 /* SATA Initialization register */
82 reg32 = 0x183;
Wenkai Du038cce22014-12-05 14:04:10 -080083 reg32 |= (config->sata_port_map ^ 0xf) << 24;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070084 reg32 |= (config->sata_devslp_mux & 1) << 15;
85 pci_write_config32(dev, 0x94, reg32);
86
87 /* Initialize AHCI memory-mapped space */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080088 abar = (u8 *)(pci_read_config32(dev, PCI_BASE_ADDRESS_5));
89 printk(BIOS_DEBUG, "ABAR: %p\n", abar);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070090
Duncan Laurie55228ba2014-08-25 10:14:08 -070091 /* CAP (HBA Capabilities) : enable power management */
92 reg32 = read32(abar + 0x00);
93 reg32 |= 0x0c006000; /* set PSC+SSC+SALP+SSS */
94 reg32 &= ~0x00020060; /* clear SXS+EMS+PMS */
95 reg32 |= (1 << 18); /* SAM: SATA AHCI MODE ONLY */
96 write32(abar + 0x00, reg32);
97
Duncan Lauriec88c54c2014-04-30 16:36:13 -070098 /* PI (Ports implemented) */
99 write32(abar + 0x0c, config->sata_port_map);
100 (void) read32(abar + 0x0c); /* Read back 1 */
101 (void) read32(abar + 0x0c); /* Read back 2 */
102
103 /* CAP2 (HBA Capabilities Extended)*/
Duncan Laurie1b0d5a32014-08-13 16:59:34 -0700104 if (config->sata_devslp_disable) {
105 reg32 = read32(abar + 0x24);
106 reg32 &= ~(1 << 3);
107 write32(abar + 0x24, reg32);
108 } else {
109 /* Enable DEVSLP */
110 reg32 = read32(abar + 0x24);
111 reg32 |= (1 << 5)|(1 << 4)|(1 << 3)|(1 << 2);
112 write32(abar + 0x24, reg32);
113
114 for (port = 0; port < 4; port++) {
115 if (!(config->sata_port_map & (1 << port)))
116 continue;
117 reg32 = read32(abar + 0x144 + (0x80 * port));
118 reg32 |= (1 << 1); /* DEVSLP DSP */
119 write32(abar + 0x144 + (0x80 * port), reg32);
120 }
121 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700122
123 /*
124 * Static Power Gating for unused ports
125 */
126 reg32 = RCBA32(0x3a84);
127 /* Port 3 and 2 disabled */
128 if ((config->sata_port_map & ((1 << 3)|(1 << 2))) == 0)
129 reg32 |= (1 << 24) | (1 << 26);
130 /* Port 1 and 0 disabled */
131 if ((config->sata_port_map & ((1 << 1)|(1 << 0))) == 0)
132 reg32 |= (1 << 20) | (1 << 18);
133 RCBA32(0x3a84) = reg32;
134
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700135 /* Set Gen3 Transmitter settings if needed */
136 if (config->sata_port0_gen3_tx)
Duncan Laurieb63d3412015-01-06 13:32:42 -0800137 pch_iobp_update(SATA_IOBP_SP0_SECRT88,
138 ~(SATA_SECRT88_VADJ_MASK <<
139 SATA_SECRT88_VADJ_SHIFT),
140 (config->sata_port0_gen3_tx &
141 SATA_SECRT88_VADJ_MASK)
142 << SATA_SECRT88_VADJ_SHIFT);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700143
144 if (config->sata_port1_gen3_tx)
Duncan Laurieb63d3412015-01-06 13:32:42 -0800145 pch_iobp_update(SATA_IOBP_SP1_SECRT88,
146 ~(SATA_SECRT88_VADJ_MASK <<
147 SATA_SECRT88_VADJ_SHIFT),
148 (config->sata_port1_gen3_tx &
149 SATA_SECRT88_VADJ_MASK)
150 << SATA_SECRT88_VADJ_SHIFT);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700151
Youness Alaoui696ebc22017-02-07 13:54:45 -0500152 if (config->sata_port2_gen3_tx)
153 pch_iobp_update(SATA_IOBP_SP2_SECRT88,
154 ~(SATA_SECRT88_VADJ_MASK <<
155 SATA_SECRT88_VADJ_SHIFT),
156 (config->sata_port2_gen3_tx &
157 SATA_SECRT88_VADJ_MASK)
158 << SATA_SECRT88_VADJ_SHIFT);
159
160 if (config->sata_port3_gen3_tx)
161 pch_iobp_update(SATA_IOBP_SP3_SECRT88,
162 ~(SATA_SECRT88_VADJ_MASK <<
163 SATA_SECRT88_VADJ_SHIFT),
Youness Alaoui601aa312017-02-27 12:03:39 -0500164 (config->sata_port3_gen3_tx &
Youness Alaoui696ebc22017-02-07 13:54:45 -0500165 SATA_SECRT88_VADJ_MASK)
166 << SATA_SECRT88_VADJ_SHIFT);
167
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700168 /* Set Gen3 DTLE DATA / EDGE registers if needed */
169 if (config->sata_port0_gen3_dtle) {
170 pch_iobp_update(SATA_IOBP_SP0DTLE_DATA,
171 ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT),
172 (config->sata_port0_gen3_dtle & SATA_DTLE_MASK)
173 << SATA_DTLE_DATA_SHIFT);
174
175 pch_iobp_update(SATA_IOBP_SP0DTLE_EDGE,
176 ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT),
177 (config->sata_port0_gen3_dtle & SATA_DTLE_MASK)
178 << SATA_DTLE_EDGE_SHIFT);
179 }
180
181 if (config->sata_port1_gen3_dtle) {
182 pch_iobp_update(SATA_IOBP_SP1DTLE_DATA,
183 ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT),
184 (config->sata_port1_gen3_dtle & SATA_DTLE_MASK)
185 << SATA_DTLE_DATA_SHIFT);
186
187 pch_iobp_update(SATA_IOBP_SP1DTLE_EDGE,
188 ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT),
189 (config->sata_port1_gen3_dtle & SATA_DTLE_MASK)
190 << SATA_DTLE_EDGE_SHIFT);
191 }
192
Youness Alaoui696ebc22017-02-07 13:54:45 -0500193 if (config->sata_port2_gen3_dtle) {
194 pch_iobp_update(SATA_IOBP_SP2DTLE_DATA,
195 ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT),
196 (config->sata_port2_gen3_dtle & SATA_DTLE_MASK)
197 << SATA_DTLE_DATA_SHIFT);
198
199 pch_iobp_update(SATA_IOBP_SP2DTLE_EDGE,
200 ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT),
201 (config->sata_port2_gen3_dtle & SATA_DTLE_MASK)
202 << SATA_DTLE_EDGE_SHIFT);
203 }
204 if (config->sata_port3_gen3_dtle) {
205 pch_iobp_update(SATA_IOBP_SP3DTLE_DATA,
206 ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT),
207 (config->sata_port3_gen3_dtle & SATA_DTLE_MASK)
208 << SATA_DTLE_DATA_SHIFT);
209
210 pch_iobp_update(SATA_IOBP_SP3DTLE_EDGE,
211 ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT),
212 (config->sata_port3_gen3_dtle & SATA_DTLE_MASK)
213 << SATA_DTLE_EDGE_SHIFT);
214 }
215
216
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700217 /*
218 * Additional Programming Requirements for Power Optimizer
219 */
220
221 /* Step 1 */
222 sir_write(dev, 0x64, 0x883c9003);
223
224 /* Step 2: SIR 68h[15:0] = 880Ah */
225 reg32 = sir_read(dev, 0x68);
226 reg32 &= 0xffff0000;
227 reg32 |= 0x880a;
228 sir_write(dev, 0x68, reg32);
229
230 /* Step 3: SIR 60h[3] = 1 */
231 reg32 = sir_read(dev, 0x60);
232 reg32 |= (1 << 3);
233 sir_write(dev, 0x60, reg32);
234
235 /* Step 4: SIR 60h[0] = 1 */
236 reg32 = sir_read(dev, 0x60);
237 reg32 |= (1 << 0);
238 sir_write(dev, 0x60, reg32);
239
240 /* Step 5: SIR 60h[1] = 1 */
241 reg32 = sir_read(dev, 0x60);
242 reg32 |= (1 << 1);
243 sir_write(dev, 0x60, reg32);
244
245 /* Clock Gating */
246 sir_write(dev, 0x70, 0x3f00bf1f);
247 sir_write(dev, 0x54, 0xcf000f0f);
248 sir_write(dev, 0x58, 0x00190000);
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700249 RCBA32_AND_OR(0x333c, 0xffcfffff, 0x00c00000);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700250
251 reg32 = pci_read_config32(dev, 0x300);
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700252 reg32 |= (1 << 17) | (1 << 16) | (1 << 19);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700253 reg32 |= (1 << 31) | (1 << 30) | (1 << 29);
254 pci_write_config32(dev, 0x300, reg32);
Kane Chen8c1fd782014-08-19 10:51:46 -0700255
Kane Chen46134722014-08-28 17:05:06 -0700256 reg32 = pci_read_config32(dev, 0x98);
257 reg32 |= 1 << 29;
258 pci_write_config32(dev, 0x98, reg32);
259
Kane Chen8c1fd782014-08-19 10:51:46 -0700260 /* Register Lock */
261 reg32 = pci_read_config32(dev, 0x9c);
262 reg32 |= (1 << 31);
263 pci_write_config32(dev, 0x9c, reg32);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700264}
265
266/*
267 * Set SATA controller mode early so the resource allocator can
268 * properly assign IO/Memory resources for the controller.
269 */
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200270static void sata_enable(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700271{
272 /* Get the chip configuration */
Kyösti Mälkki8950cfb2019-07-13 22:16:25 +0300273 config_t *config = config_of(dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700274 u16 map = 0x0060;
275
Wenkai Du038cce22014-12-05 14:04:10 -0800276 map |= (config->sata_port_map ^ 0xf) << 8;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700277
278 pci_write_config16(dev, 0x90, map);
279}
280
281static struct device_operations sata_ops = {
Elyes HAOUAS1d191272018-11-27 12:23:48 +0100282 .read_resources = pci_dev_read_resources,
283 .set_resources = pci_dev_set_resources,
284 .enable_resources = pci_dev_enable_resources,
285 .init = sata_init,
286 .enable = sata_enable,
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700287 .ops_pci = &broadwell_pci_ops,
288};
289
290static const unsigned short pci_device_ids[] = {
291 0x9c03, 0x9c05, 0x9c07, 0x9c0f, /* LynxPoint-LP */
292 0x9c83, 0x9c85, 0x282a, 0x9c87, 0x282a, 0x9c8f, /* WildcatPoint */
293 0
294};
295
296static const struct pci_driver pch_sata __pci_driver = {
297 .ops = &sata_ops,
298 .vendor = PCI_VENDOR_ID_INTEL,
299 .devices = pci_device_ids,
300};