blob: 82760aba8644b8334f5f9cb38551c0853d4aa14d [file] [log] [blame]
Angel Ponsf94ac9a2020-04-05 15:46:48 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Duncan Lauriec88c54c2014-04-30 16:36:13 -07002
Kyösti Mälkki13f66502019-03-03 08:01:05 +02003#include <device/mmio.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02004#include <device/pci_ops.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -07005#include <console/console.h>
6#include <device/device.h>
7#include <device/pci.h>
8#include <device/pci_ids.h>
9#include <delay.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070010#include <soc/iobp.h>
11#include <soc/ramstage.h>
12#include <soc/rcba.h>
13#include <soc/sata.h>
Angel Pons3cc2c382020-10-23 20:38:23 +020014#include <soc/intel/broadwell/pch/chip.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070015
16static inline u32 sir_read(struct device *dev, int idx)
17{
18 pci_write_config32(dev, SATA_SIRI, idx);
19 return pci_read_config32(dev, SATA_SIRD);
20}
21
22static inline void sir_write(struct device *dev, int idx, u32 value)
23{
24 pci_write_config32(dev, SATA_SIRI, idx);
25 pci_write_config32(dev, SATA_SIRD, value);
26}
27
28static void sata_init(struct device *dev)
29{
Angel Pons3cc2c382020-10-23 20:38:23 +020030 const struct soc_intel_broadwell_pch_config *config = config_of(dev);
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080031 u32 reg32;
32 u8 *abar;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070033 u16 reg16;
Duncan Laurie1b0d5a32014-08-13 16:59:34 -070034 int port;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070035
36 printk(BIOS_DEBUG, "SATA: Initializing controller in AHCI mode.\n");
37
Angel Pons11fdb172020-10-30 14:18:40 +010038 /* Enable memory space decoding for ABAR */
39 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MEMORY | PCI_COMMAND_IO);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070040
41 /* Set Interrupt Line */
42 /* Interrupt Pin is set by D31IP.PIP */
43 pci_write_config8(dev, PCI_INTERRUPT_LINE, 0x0a);
44
45 /* Set timings */
Kane Chen8c1fd782014-08-19 10:51:46 -070046 pci_write_config16(dev, IDE_TIM_PRI, IDE_DECODE_ENABLE);
47 pci_write_config16(dev, IDE_TIM_SEC, IDE_DECODE_ENABLE);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070048
49 /* for AHCI, Port Enable is managed in memory mapped space */
50 reg16 = pci_read_config16(dev, 0x92);
Wenkai Du038cce22014-12-05 14:04:10 -080051 reg16 &= ~0xf;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070052 reg16 |= 0x8000 | config->sata_port_map;
53 pci_write_config16(dev, 0x92, reg16);
54 udelay(2);
55
56 /* Setup register 98h */
Kane Chen8c1fd782014-08-19 10:51:46 -070057 reg32 = pci_read_config32(dev, 0x98);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070058 reg32 &= ~((1 << 31) | (1 << 30));
59 reg32 |= 1 << 23;
Duncan Laurie1b0d5a32014-08-13 16:59:34 -070060 reg32 |= 1 << 24; /* Enable MPHY Dynamic Power Gating */
Duncan Lauriec88c54c2014-04-30 16:36:13 -070061 pci_write_config32(dev, 0x98, reg32);
62
63 /* Setup register 9Ch */
Elyes HAOUAS878b6852019-10-18 19:52:22 +020064 reg16 = (1 << 5); /* BWG step 12 */
Duncan Lauriec88c54c2014-04-30 16:36:13 -070065 pci_write_config16(dev, 0x9c, reg16);
66
67 /* SATA Initialization register */
68 reg32 = 0x183;
Wenkai Du038cce22014-12-05 14:04:10 -080069 reg32 |= (config->sata_port_map ^ 0xf) << 24;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070070 reg32 |= (config->sata_devslp_mux & 1) << 15;
71 pci_write_config32(dev, 0x94, reg32);
72
73 /* Initialize AHCI memory-mapped space */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080074 abar = (u8 *)(pci_read_config32(dev, PCI_BASE_ADDRESS_5));
75 printk(BIOS_DEBUG, "ABAR: %p\n", abar);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070076
Duncan Laurie55228ba2014-08-25 10:14:08 -070077 /* CAP (HBA Capabilities) : enable power management */
78 reg32 = read32(abar + 0x00);
79 reg32 |= 0x0c006000; /* set PSC+SSC+SALP+SSS */
80 reg32 &= ~0x00020060; /* clear SXS+EMS+PMS */
81 reg32 |= (1 << 18); /* SAM: SATA AHCI MODE ONLY */
82 write32(abar + 0x00, reg32);
83
Duncan Lauriec88c54c2014-04-30 16:36:13 -070084 /* PI (Ports implemented) */
85 write32(abar + 0x0c, config->sata_port_map);
86 (void) read32(abar + 0x0c); /* Read back 1 */
87 (void) read32(abar + 0x0c); /* Read back 2 */
88
89 /* CAP2 (HBA Capabilities Extended)*/
Duncan Laurie1b0d5a32014-08-13 16:59:34 -070090 if (config->sata_devslp_disable) {
91 reg32 = read32(abar + 0x24);
92 reg32 &= ~(1 << 3);
93 write32(abar + 0x24, reg32);
94 } else {
95 /* Enable DEVSLP */
96 reg32 = read32(abar + 0x24);
97 reg32 |= (1 << 5)|(1 << 4)|(1 << 3)|(1 << 2);
98 write32(abar + 0x24, reg32);
99
100 for (port = 0; port < 4; port++) {
101 if (!(config->sata_port_map & (1 << port)))
102 continue;
103 reg32 = read32(abar + 0x144 + (0x80 * port));
104 reg32 |= (1 << 1); /* DEVSLP DSP */
105 write32(abar + 0x144 + (0x80 * port), reg32);
106 }
107 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700108
109 /*
110 * Static Power Gating for unused ports
111 */
112 reg32 = RCBA32(0x3a84);
113 /* Port 3 and 2 disabled */
114 if ((config->sata_port_map & ((1 << 3)|(1 << 2))) == 0)
115 reg32 |= (1 << 24) | (1 << 26);
116 /* Port 1 and 0 disabled */
117 if ((config->sata_port_map & ((1 << 1)|(1 << 0))) == 0)
118 reg32 |= (1 << 20) | (1 << 18);
119 RCBA32(0x3a84) = reg32;
120
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700121 /* Set Gen3 Transmitter settings if needed */
122 if (config->sata_port0_gen3_tx)
Duncan Laurieb63d3412015-01-06 13:32:42 -0800123 pch_iobp_update(SATA_IOBP_SP0_SECRT88,
124 ~(SATA_SECRT88_VADJ_MASK <<
125 SATA_SECRT88_VADJ_SHIFT),
126 (config->sata_port0_gen3_tx &
127 SATA_SECRT88_VADJ_MASK)
128 << SATA_SECRT88_VADJ_SHIFT);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700129
130 if (config->sata_port1_gen3_tx)
Duncan Laurieb63d3412015-01-06 13:32:42 -0800131 pch_iobp_update(SATA_IOBP_SP1_SECRT88,
132 ~(SATA_SECRT88_VADJ_MASK <<
133 SATA_SECRT88_VADJ_SHIFT),
134 (config->sata_port1_gen3_tx &
135 SATA_SECRT88_VADJ_MASK)
136 << SATA_SECRT88_VADJ_SHIFT);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700137
Youness Alaoui696ebc22017-02-07 13:54:45 -0500138 if (config->sata_port2_gen3_tx)
139 pch_iobp_update(SATA_IOBP_SP2_SECRT88,
140 ~(SATA_SECRT88_VADJ_MASK <<
141 SATA_SECRT88_VADJ_SHIFT),
142 (config->sata_port2_gen3_tx &
143 SATA_SECRT88_VADJ_MASK)
144 << SATA_SECRT88_VADJ_SHIFT);
145
146 if (config->sata_port3_gen3_tx)
147 pch_iobp_update(SATA_IOBP_SP3_SECRT88,
148 ~(SATA_SECRT88_VADJ_MASK <<
149 SATA_SECRT88_VADJ_SHIFT),
Youness Alaoui601aa312017-02-27 12:03:39 -0500150 (config->sata_port3_gen3_tx &
Youness Alaoui696ebc22017-02-07 13:54:45 -0500151 SATA_SECRT88_VADJ_MASK)
152 << SATA_SECRT88_VADJ_SHIFT);
153
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700154 /* Set Gen3 DTLE DATA / EDGE registers if needed */
155 if (config->sata_port0_gen3_dtle) {
156 pch_iobp_update(SATA_IOBP_SP0DTLE_DATA,
157 ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT),
158 (config->sata_port0_gen3_dtle & SATA_DTLE_MASK)
159 << SATA_DTLE_DATA_SHIFT);
160
161 pch_iobp_update(SATA_IOBP_SP0DTLE_EDGE,
162 ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT),
163 (config->sata_port0_gen3_dtle & SATA_DTLE_MASK)
164 << SATA_DTLE_EDGE_SHIFT);
165 }
166
167 if (config->sata_port1_gen3_dtle) {
168 pch_iobp_update(SATA_IOBP_SP1DTLE_DATA,
169 ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT),
170 (config->sata_port1_gen3_dtle & SATA_DTLE_MASK)
171 << SATA_DTLE_DATA_SHIFT);
172
173 pch_iobp_update(SATA_IOBP_SP1DTLE_EDGE,
174 ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT),
175 (config->sata_port1_gen3_dtle & SATA_DTLE_MASK)
176 << SATA_DTLE_EDGE_SHIFT);
177 }
178
Youness Alaoui696ebc22017-02-07 13:54:45 -0500179 if (config->sata_port2_gen3_dtle) {
180 pch_iobp_update(SATA_IOBP_SP2DTLE_DATA,
181 ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT),
182 (config->sata_port2_gen3_dtle & SATA_DTLE_MASK)
183 << SATA_DTLE_DATA_SHIFT);
184
185 pch_iobp_update(SATA_IOBP_SP2DTLE_EDGE,
186 ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT),
187 (config->sata_port2_gen3_dtle & SATA_DTLE_MASK)
188 << SATA_DTLE_EDGE_SHIFT);
189 }
190 if (config->sata_port3_gen3_dtle) {
191 pch_iobp_update(SATA_IOBP_SP3DTLE_DATA,
192 ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT),
193 (config->sata_port3_gen3_dtle & SATA_DTLE_MASK)
194 << SATA_DTLE_DATA_SHIFT);
195
196 pch_iobp_update(SATA_IOBP_SP3DTLE_EDGE,
197 ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT),
198 (config->sata_port3_gen3_dtle & SATA_DTLE_MASK)
199 << SATA_DTLE_EDGE_SHIFT);
200 }
201
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700202 /*
203 * Additional Programming Requirements for Power Optimizer
204 */
205
206 /* Step 1 */
207 sir_write(dev, 0x64, 0x883c9003);
208
209 /* Step 2: SIR 68h[15:0] = 880Ah */
210 reg32 = sir_read(dev, 0x68);
211 reg32 &= 0xffff0000;
212 reg32 |= 0x880a;
213 sir_write(dev, 0x68, reg32);
214
215 /* Step 3: SIR 60h[3] = 1 */
216 reg32 = sir_read(dev, 0x60);
217 reg32 |= (1 << 3);
218 sir_write(dev, 0x60, reg32);
219
220 /* Step 4: SIR 60h[0] = 1 */
221 reg32 = sir_read(dev, 0x60);
222 reg32 |= (1 << 0);
223 sir_write(dev, 0x60, reg32);
224
225 /* Step 5: SIR 60h[1] = 1 */
226 reg32 = sir_read(dev, 0x60);
227 reg32 |= (1 << 1);
228 sir_write(dev, 0x60, reg32);
229
230 /* Clock Gating */
231 sir_write(dev, 0x70, 0x3f00bf1f);
232 sir_write(dev, 0x54, 0xcf000f0f);
233 sir_write(dev, 0x58, 0x00190000);
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700234 RCBA32_AND_OR(0x333c, 0xffcfffff, 0x00c00000);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700235
236 reg32 = pci_read_config32(dev, 0x300);
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700237 reg32 |= (1 << 17) | (1 << 16) | (1 << 19);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700238 reg32 |= (1 << 31) | (1 << 30) | (1 << 29);
239 pci_write_config32(dev, 0x300, reg32);
Kane Chen8c1fd782014-08-19 10:51:46 -0700240
Kane Chen46134722014-08-28 17:05:06 -0700241 reg32 = pci_read_config32(dev, 0x98);
242 reg32 |= 1 << 29;
243 pci_write_config32(dev, 0x98, reg32);
244
Kane Chen8c1fd782014-08-19 10:51:46 -0700245 /* Register Lock */
246 reg32 = pci_read_config32(dev, 0x9c);
247 reg32 |= (1 << 31);
248 pci_write_config32(dev, 0x9c, reg32);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700249}
250
251/*
252 * Set SATA controller mode early so the resource allocator can
253 * properly assign IO/Memory resources for the controller.
254 */
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200255static void sata_enable(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700256{
257 /* Get the chip configuration */
Angel Pons3cc2c382020-10-23 20:38:23 +0200258 const struct soc_intel_broadwell_pch_config *config = config_of(dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700259 u16 map = 0x0060;
260
Wenkai Du038cce22014-12-05 14:04:10 -0800261 map |= (config->sata_port_map ^ 0xf) << 8;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700262
263 pci_write_config16(dev, 0x90, map);
264}
265
266static struct device_operations sata_ops = {
Elyes HAOUAS1d191272018-11-27 12:23:48 +0100267 .read_resources = pci_dev_read_resources,
268 .set_resources = pci_dev_set_resources,
269 .enable_resources = pci_dev_enable_resources,
270 .init = sata_init,
271 .enable = sata_enable,
Angel Ponscb2080f2020-10-23 15:45:44 +0200272 .ops_pci = &pci_dev_ops_pci,
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700273};
274
275static const unsigned short pci_device_ids[] = {
276 0x9c03, 0x9c05, 0x9c07, 0x9c0f, /* LynxPoint-LP */
277 0x9c83, 0x9c85, 0x282a, 0x9c87, 0x282a, 0x9c8f, /* WildcatPoint */
278 0
279};
280
281static const struct pci_driver pch_sata __pci_driver = {
282 .ops = &sata_ops,
283 .vendor = PCI_VENDOR_ID_INTEL,
284 .devices = pci_device_ids,
285};