blob: b496e53e3deefe72a77e5462d78beee721347cec [file] [log] [blame]
Angel Ponsf94ac9a2020-04-05 15:46:48 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Duncan Lauriec88c54c2014-04-30 16:36:13 -07002
Kyösti Mälkki13f66502019-03-03 08:01:05 +02003#include <device/mmio.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +02004#include <device/pci_ops.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -07005#include <console/console.h>
6#include <device/device.h>
7#include <device/pci.h>
8#include <device/pci_ids.h>
9#include <delay.h>
Julius Werner4ee4bd52014-10-20 13:46:39 -070010#include <soc/iobp.h>
11#include <soc/ramstage.h>
12#include <soc/rcba.h>
13#include <soc/sata.h>
Angel Pons3cc2c382020-10-23 20:38:23 +020014#include <soc/intel/broadwell/pch/chip.h>
Duncan Lauriec88c54c2014-04-30 16:36:13 -070015
16static inline u32 sir_read(struct device *dev, int idx)
17{
18 pci_write_config32(dev, SATA_SIRI, idx);
19 return pci_read_config32(dev, SATA_SIRD);
20}
21
22static inline void sir_write(struct device *dev, int idx, u32 value)
23{
24 pci_write_config32(dev, SATA_SIRI, idx);
25 pci_write_config32(dev, SATA_SIRD, value);
26}
27
28static void sata_init(struct device *dev)
29{
Angel Pons3cc2c382020-10-23 20:38:23 +020030 const struct soc_intel_broadwell_pch_config *config = config_of(dev);
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080031 u32 reg32;
32 u8 *abar;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070033 u16 reg16;
Duncan Laurie1b0d5a32014-08-13 16:59:34 -070034 int port;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070035
36 printk(BIOS_DEBUG, "SATA: Initializing controller in AHCI mode.\n");
37
38 /* Enable BARs */
Angel Pons89739ba2020-07-25 02:46:39 +020039 pci_write_config16(dev, PCI_COMMAND,
40 PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY | PCI_COMMAND_IO);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070041
42 /* Set Interrupt Line */
43 /* Interrupt Pin is set by D31IP.PIP */
44 pci_write_config8(dev, PCI_INTERRUPT_LINE, 0x0a);
45
46 /* Set timings */
Kane Chen8c1fd782014-08-19 10:51:46 -070047 pci_write_config16(dev, IDE_TIM_PRI, IDE_DECODE_ENABLE);
48 pci_write_config16(dev, IDE_TIM_SEC, IDE_DECODE_ENABLE);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070049
50 /* for AHCI, Port Enable is managed in memory mapped space */
51 reg16 = pci_read_config16(dev, 0x92);
Wenkai Du038cce22014-12-05 14:04:10 -080052 reg16 &= ~0xf;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070053 reg16 |= 0x8000 | config->sata_port_map;
54 pci_write_config16(dev, 0x92, reg16);
55 udelay(2);
56
57 /* Setup register 98h */
Kane Chen8c1fd782014-08-19 10:51:46 -070058 reg32 = pci_read_config32(dev, 0x98);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070059 reg32 &= ~((1 << 31) | (1 << 30));
60 reg32 |= 1 << 23;
Duncan Laurie1b0d5a32014-08-13 16:59:34 -070061 reg32 |= 1 << 24; /* Enable MPHY Dynamic Power Gating */
Duncan Lauriec88c54c2014-04-30 16:36:13 -070062 pci_write_config32(dev, 0x98, reg32);
63
64 /* Setup register 9Ch */
Elyes HAOUAS878b6852019-10-18 19:52:22 +020065 reg16 = (1 << 5); /* BWG step 12 */
Duncan Lauriec88c54c2014-04-30 16:36:13 -070066 pci_write_config16(dev, 0x9c, reg16);
67
68 /* SATA Initialization register */
69 reg32 = 0x183;
Wenkai Du038cce22014-12-05 14:04:10 -080070 reg32 |= (config->sata_port_map ^ 0xf) << 24;
Duncan Lauriec88c54c2014-04-30 16:36:13 -070071 reg32 |= (config->sata_devslp_mux & 1) << 15;
72 pci_write_config32(dev, 0x94, reg32);
73
74 /* Initialize AHCI memory-mapped space */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080075 abar = (u8 *)(pci_read_config32(dev, PCI_BASE_ADDRESS_5));
76 printk(BIOS_DEBUG, "ABAR: %p\n", abar);
Duncan Lauriec88c54c2014-04-30 16:36:13 -070077
Duncan Laurie55228ba2014-08-25 10:14:08 -070078 /* CAP (HBA Capabilities) : enable power management */
79 reg32 = read32(abar + 0x00);
80 reg32 |= 0x0c006000; /* set PSC+SSC+SALP+SSS */
81 reg32 &= ~0x00020060; /* clear SXS+EMS+PMS */
82 reg32 |= (1 << 18); /* SAM: SATA AHCI MODE ONLY */
83 write32(abar + 0x00, reg32);
84
Duncan Lauriec88c54c2014-04-30 16:36:13 -070085 /* PI (Ports implemented) */
86 write32(abar + 0x0c, config->sata_port_map);
87 (void) read32(abar + 0x0c); /* Read back 1 */
88 (void) read32(abar + 0x0c); /* Read back 2 */
89
90 /* CAP2 (HBA Capabilities Extended)*/
Duncan Laurie1b0d5a32014-08-13 16:59:34 -070091 if (config->sata_devslp_disable) {
92 reg32 = read32(abar + 0x24);
93 reg32 &= ~(1 << 3);
94 write32(abar + 0x24, reg32);
95 } else {
96 /* Enable DEVSLP */
97 reg32 = read32(abar + 0x24);
98 reg32 |= (1 << 5)|(1 << 4)|(1 << 3)|(1 << 2);
99 write32(abar + 0x24, reg32);
100
101 for (port = 0; port < 4; port++) {
102 if (!(config->sata_port_map & (1 << port)))
103 continue;
104 reg32 = read32(abar + 0x144 + (0x80 * port));
105 reg32 |= (1 << 1); /* DEVSLP DSP */
106 write32(abar + 0x144 + (0x80 * port), reg32);
107 }
108 }
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700109
110 /*
111 * Static Power Gating for unused ports
112 */
113 reg32 = RCBA32(0x3a84);
114 /* Port 3 and 2 disabled */
115 if ((config->sata_port_map & ((1 << 3)|(1 << 2))) == 0)
116 reg32 |= (1 << 24) | (1 << 26);
117 /* Port 1 and 0 disabled */
118 if ((config->sata_port_map & ((1 << 1)|(1 << 0))) == 0)
119 reg32 |= (1 << 20) | (1 << 18);
120 RCBA32(0x3a84) = reg32;
121
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700122 /* Set Gen3 Transmitter settings if needed */
123 if (config->sata_port0_gen3_tx)
Duncan Laurieb63d3412015-01-06 13:32:42 -0800124 pch_iobp_update(SATA_IOBP_SP0_SECRT88,
125 ~(SATA_SECRT88_VADJ_MASK <<
126 SATA_SECRT88_VADJ_SHIFT),
127 (config->sata_port0_gen3_tx &
128 SATA_SECRT88_VADJ_MASK)
129 << SATA_SECRT88_VADJ_SHIFT);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700130
131 if (config->sata_port1_gen3_tx)
Duncan Laurieb63d3412015-01-06 13:32:42 -0800132 pch_iobp_update(SATA_IOBP_SP1_SECRT88,
133 ~(SATA_SECRT88_VADJ_MASK <<
134 SATA_SECRT88_VADJ_SHIFT),
135 (config->sata_port1_gen3_tx &
136 SATA_SECRT88_VADJ_MASK)
137 << SATA_SECRT88_VADJ_SHIFT);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700138
Youness Alaoui696ebc22017-02-07 13:54:45 -0500139 if (config->sata_port2_gen3_tx)
140 pch_iobp_update(SATA_IOBP_SP2_SECRT88,
141 ~(SATA_SECRT88_VADJ_MASK <<
142 SATA_SECRT88_VADJ_SHIFT),
143 (config->sata_port2_gen3_tx &
144 SATA_SECRT88_VADJ_MASK)
145 << SATA_SECRT88_VADJ_SHIFT);
146
147 if (config->sata_port3_gen3_tx)
148 pch_iobp_update(SATA_IOBP_SP3_SECRT88,
149 ~(SATA_SECRT88_VADJ_MASK <<
150 SATA_SECRT88_VADJ_SHIFT),
Youness Alaoui601aa312017-02-27 12:03:39 -0500151 (config->sata_port3_gen3_tx &
Youness Alaoui696ebc22017-02-07 13:54:45 -0500152 SATA_SECRT88_VADJ_MASK)
153 << SATA_SECRT88_VADJ_SHIFT);
154
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700155 /* Set Gen3 DTLE DATA / EDGE registers if needed */
156 if (config->sata_port0_gen3_dtle) {
157 pch_iobp_update(SATA_IOBP_SP0DTLE_DATA,
158 ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT),
159 (config->sata_port0_gen3_dtle & SATA_DTLE_MASK)
160 << SATA_DTLE_DATA_SHIFT);
161
162 pch_iobp_update(SATA_IOBP_SP0DTLE_EDGE,
163 ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT),
164 (config->sata_port0_gen3_dtle & SATA_DTLE_MASK)
165 << SATA_DTLE_EDGE_SHIFT);
166 }
167
168 if (config->sata_port1_gen3_dtle) {
169 pch_iobp_update(SATA_IOBP_SP1DTLE_DATA,
170 ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT),
171 (config->sata_port1_gen3_dtle & SATA_DTLE_MASK)
172 << SATA_DTLE_DATA_SHIFT);
173
174 pch_iobp_update(SATA_IOBP_SP1DTLE_EDGE,
175 ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT),
176 (config->sata_port1_gen3_dtle & SATA_DTLE_MASK)
177 << SATA_DTLE_EDGE_SHIFT);
178 }
179
Youness Alaoui696ebc22017-02-07 13:54:45 -0500180 if (config->sata_port2_gen3_dtle) {
181 pch_iobp_update(SATA_IOBP_SP2DTLE_DATA,
182 ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT),
183 (config->sata_port2_gen3_dtle & SATA_DTLE_MASK)
184 << SATA_DTLE_DATA_SHIFT);
185
186 pch_iobp_update(SATA_IOBP_SP2DTLE_EDGE,
187 ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT),
188 (config->sata_port2_gen3_dtle & SATA_DTLE_MASK)
189 << SATA_DTLE_EDGE_SHIFT);
190 }
191 if (config->sata_port3_gen3_dtle) {
192 pch_iobp_update(SATA_IOBP_SP3DTLE_DATA,
193 ~(SATA_DTLE_MASK << SATA_DTLE_DATA_SHIFT),
194 (config->sata_port3_gen3_dtle & SATA_DTLE_MASK)
195 << SATA_DTLE_DATA_SHIFT);
196
197 pch_iobp_update(SATA_IOBP_SP3DTLE_EDGE,
198 ~(SATA_DTLE_MASK << SATA_DTLE_EDGE_SHIFT),
199 (config->sata_port3_gen3_dtle & SATA_DTLE_MASK)
200 << SATA_DTLE_EDGE_SHIFT);
201 }
202
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700203 /*
204 * Additional Programming Requirements for Power Optimizer
205 */
206
207 /* Step 1 */
208 sir_write(dev, 0x64, 0x883c9003);
209
210 /* Step 2: SIR 68h[15:0] = 880Ah */
211 reg32 = sir_read(dev, 0x68);
212 reg32 &= 0xffff0000;
213 reg32 |= 0x880a;
214 sir_write(dev, 0x68, reg32);
215
216 /* Step 3: SIR 60h[3] = 1 */
217 reg32 = sir_read(dev, 0x60);
218 reg32 |= (1 << 3);
219 sir_write(dev, 0x60, reg32);
220
221 /* Step 4: SIR 60h[0] = 1 */
222 reg32 = sir_read(dev, 0x60);
223 reg32 |= (1 << 0);
224 sir_write(dev, 0x60, reg32);
225
226 /* Step 5: SIR 60h[1] = 1 */
227 reg32 = sir_read(dev, 0x60);
228 reg32 |= (1 << 1);
229 sir_write(dev, 0x60, reg32);
230
231 /* Clock Gating */
232 sir_write(dev, 0x70, 0x3f00bf1f);
233 sir_write(dev, 0x54, 0xcf000f0f);
234 sir_write(dev, 0x58, 0x00190000);
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700235 RCBA32_AND_OR(0x333c, 0xffcfffff, 0x00c00000);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700236
237 reg32 = pci_read_config32(dev, 0x300);
Duncan Laurie446fb8e2014-08-08 09:59:43 -0700238 reg32 |= (1 << 17) | (1 << 16) | (1 << 19);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700239 reg32 |= (1 << 31) | (1 << 30) | (1 << 29);
240 pci_write_config32(dev, 0x300, reg32);
Kane Chen8c1fd782014-08-19 10:51:46 -0700241
Kane Chen46134722014-08-28 17:05:06 -0700242 reg32 = pci_read_config32(dev, 0x98);
243 reg32 |= 1 << 29;
244 pci_write_config32(dev, 0x98, reg32);
245
Kane Chen8c1fd782014-08-19 10:51:46 -0700246 /* Register Lock */
247 reg32 = pci_read_config32(dev, 0x9c);
248 reg32 |= (1 << 31);
249 pci_write_config32(dev, 0x9c, reg32);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700250}
251
252/*
253 * Set SATA controller mode early so the resource allocator can
254 * properly assign IO/Memory resources for the controller.
255 */
Elyes HAOUAS040aff22018-05-27 16:30:36 +0200256static void sata_enable(struct device *dev)
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700257{
258 /* Get the chip configuration */
Angel Pons3cc2c382020-10-23 20:38:23 +0200259 const struct soc_intel_broadwell_pch_config *config = config_of(dev);
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700260 u16 map = 0x0060;
261
Wenkai Du038cce22014-12-05 14:04:10 -0800262 map |= (config->sata_port_map ^ 0xf) << 8;
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700263
264 pci_write_config16(dev, 0x90, map);
265}
266
267static struct device_operations sata_ops = {
Elyes HAOUAS1d191272018-11-27 12:23:48 +0100268 .read_resources = pci_dev_read_resources,
269 .set_resources = pci_dev_set_resources,
270 .enable_resources = pci_dev_enable_resources,
271 .init = sata_init,
272 .enable = sata_enable,
Angel Ponscb2080f2020-10-23 15:45:44 +0200273 .ops_pci = &pci_dev_ops_pci,
Duncan Lauriec88c54c2014-04-30 16:36:13 -0700274};
275
276static const unsigned short pci_device_ids[] = {
277 0x9c03, 0x9c05, 0x9c07, 0x9c0f, /* LynxPoint-LP */
278 0x9c83, 0x9c85, 0x282a, 0x9c87, 0x282a, 0x9c8f, /* WildcatPoint */
279 0
280};
281
282static const struct pci_driver pch_sata __pci_driver = {
283 .ops = &sata_ops,
284 .vendor = PCI_VENDOR_ID_INTEL,
285 .devices = pci_device_ids,
286};