Felix Held | 4a8cd72 | 2020-04-18 22:26:39 +0200 | [diff] [blame] | 1 | # SPDX-License-Identifier: GPL-2.0-only |
Marc Jones | 2448484 | 2017-05-04 21:17:45 -0600 | [diff] [blame] | 2 | |
Marshall Dawson | 6851922 | 2019-11-25 11:36:15 -0700 | [diff] [blame] | 3 | config SOC_AMD_STONEYRIDGE |
| 4 | bool |
| 5 | help |
| 6 | AMD support for SOCs in Family 15h Models 60h-6Fh and Models 70h-7Fh. |
| 7 | |
| 8 | if SOC_AMD_STONEYRIDGE |
| 9 | |
Marc Jones | 21cde8b | 2017-05-07 16:47:36 -0600 | [diff] [blame] | 10 | config CPU_SPECIFIC_OPTIONS |
| 11 | def_bool y |
Kyösti Mälkki | 3139c8d | 2020-06-28 16:33:33 +0300 | [diff] [blame] | 12 | select ACPI_SOC_NVS |
Angel Pons | 8e035e3 | 2021-06-22 12:58:20 +0200 | [diff] [blame] | 13 | select ARCH_X86 |
Felix Held | c07c7c9 | 2020-12-04 18:50:53 +0100 | [diff] [blame] | 14 | select BOOT_DEVICE_SUPPORTS_WRITES if BOOT_DEVICE_SPI_FLASH |
Aaron Durbin | 51e4c1a | 2018-01-24 17:42:51 -0700 | [diff] [blame] | 15 | select COLLECT_TIMESTAMPS_NO_TSC |
Marc Jones | 9156cac | 2017-07-12 11:05:38 -0600 | [diff] [blame] | 16 | select GENERIC_GPIO_LIB |
Aaron Durbin | 51e4c1a | 2018-01-24 17:42:51 -0700 | [diff] [blame] | 17 | select GENERIC_UDELAY |
Angel Pons | b74975e | 2020-07-13 01:12:57 +0200 | [diff] [blame] | 18 | select HAVE_CF9_RESET |
Felix Held | c07c7c9 | 2020-12-04 18:50:53 +0100 | [diff] [blame] | 19 | select HAVE_SMI_HANDLER |
Marc Jones | 2448484 | 2017-05-04 21:17:45 -0600 | [diff] [blame] | 20 | select HAVE_USBDEBUG_OPTIONS |
Marc Jones | 33eef13 | 2017-10-26 16:50:42 -0600 | [diff] [blame] | 21 | select PARALLEL_MP_AP_WORK |
Marc Jones | 17e85ad | 2017-12-20 16:21:25 -0700 | [diff] [blame] | 22 | select RTC |
Felix Held | c07c7c9 | 2020-12-04 18:50:53 +0100 | [diff] [blame] | 23 | select SOC_AMD_PI |
| 24 | select SOC_AMD_COMMON |
| 25 | select SOC_AMD_COMMON_BLOCK_ACPI |
Felix Held | 0bc4684 | 2021-11-23 10:19:28 +0100 | [diff] [blame] | 26 | select SOC_AMD_COMMON_BLOCK_ACPI_GPIO |
Felix Held | c07c7c9 | 2020-12-04 18:50:53 +0100 | [diff] [blame] | 27 | select SOC_AMD_COMMON_BLOCK_ACPIMMIO |
Felix Held | 3136424 | 2021-07-23 19:18:02 +0200 | [diff] [blame] | 28 | select SOC_AMD_COMMON_BLOCK_ACPIMMIO_BIOSRAM |
Felix Held | c07c7c9 | 2020-12-04 18:50:53 +0100 | [diff] [blame] | 29 | select SOC_AMD_COMMON_BLOCK_AOAC |
| 30 | select SOC_AMD_COMMON_BLOCK_BANKED_GPIOS |
| 31 | select SOC_AMD_COMMON_BLOCK_CAR |
| 32 | select SOC_AMD_COMMON_BLOCK_HDA |
Karthikeyan Ramasubramanian | 0dbea48 | 2021-03-08 23:23:50 -0700 | [diff] [blame] | 33 | select SOC_AMD_COMMON_BLOCK_I2C |
Felix Held | c07c7c9 | 2020-12-04 18:50:53 +0100 | [diff] [blame] | 34 | select SOC_AMD_COMMON_BLOCK_IOMMU |
| 35 | select SOC_AMD_COMMON_BLOCK_LPC |
Felix Held | 1e1d490 | 2021-07-14 00:05:39 +0200 | [diff] [blame] | 36 | select SOC_AMD_COMMON_BLOCK_MCA |
Felix Held | c07c7c9 | 2020-12-04 18:50:53 +0100 | [diff] [blame] | 37 | select SOC_AMD_COMMON_BLOCK_PCI |
Felix Held | c0538d4 | 2021-04-13 19:56:10 +0200 | [diff] [blame] | 38 | select SOC_AMD_COMMON_BLOCK_PM |
Felix Held | c07c7c9 | 2020-12-04 18:50:53 +0100 | [diff] [blame] | 39 | select SOC_AMD_COMMON_BLOCK_PSP_GEN1 |
Felix Held | c07c7c9 | 2020-12-04 18:50:53 +0100 | [diff] [blame] | 40 | select SOC_AMD_COMMON_BLOCK_SATA |
| 41 | select SOC_AMD_COMMON_BLOCK_SMBUS |
| 42 | select SOC_AMD_COMMON_BLOCK_SMI |
Felix Held | bc13481 | 2021-02-10 02:26:10 +0100 | [diff] [blame] | 43 | select SOC_AMD_COMMON_BLOCK_SMM |
Felix Held | c07c7c9 | 2020-12-04 18:50:53 +0100 | [diff] [blame] | 44 | select SOC_AMD_COMMON_BLOCK_SPI |
Felix Held | 91ef925 | 2021-01-12 23:44:05 +0100 | [diff] [blame] | 45 | select SOC_AMD_COMMON_BLOCK_UART |
Felix Held | c07c7c9 | 2020-12-04 18:50:53 +0100 | [diff] [blame] | 46 | select SSE2 |
| 47 | select TSC_SYNC_LFENCE |
| 48 | select X86_AMD_FIXED_MTRRS |
Marc Jones | 2448484 | 2017-05-04 21:17:45 -0600 | [diff] [blame] | 49 | |
Marshall Dawson | 12294d0 | 2019-11-25 07:21:18 -0700 | [diff] [blame] | 50 | config AMD_APU_STONEYRIDGE |
| 51 | bool |
| 52 | help |
| 53 | AMD Stoney Ridge APU |
| 54 | |
Marshall Dawson | e1988f5 | 2019-11-25 11:15:35 -0700 | [diff] [blame] | 55 | config AMD_APU_PRAIRIEFALCON |
| 56 | bool |
| 57 | help |
| 58 | AMD Embedded Prairie Falcon APU |
| 59 | |
Marshall Dawson | 12294d0 | 2019-11-25 07:21:18 -0700 | [diff] [blame] | 60 | config AMD_APU_MERLINFALCON |
| 61 | bool |
| 62 | help |
Marshall Dawson | e1988f5 | 2019-11-25 11:15:35 -0700 | [diff] [blame] | 63 | AMD Embedded Merlin Falcon APU |
Marshall Dawson | 12294d0 | 2019-11-25 07:21:18 -0700 | [diff] [blame] | 64 | |
Marshall Dawson | 3ac0ab5 | 2019-11-24 19:03:56 -0700 | [diff] [blame] | 65 | config AMD_APU_PKG_FP4 |
| 66 | bool |
| 67 | help |
| 68 | AMD FP4 package |
| 69 | |
| 70 | config AMD_APU_PKG_FT4 |
| 71 | bool |
| 72 | help |
| 73 | AMD FT4 package |
| 74 | |
| 75 | config AMD_SOC_PACKAGE |
| 76 | string |
| 77 | default "FP4" if AMD_APU_PKG_FP4 |
| 78 | default "FT4" if AMD_APU_PKG_FT4 |
| 79 | |
Marshall Dawson | e7557de | 2017-06-09 16:35:14 -0600 | [diff] [blame] | 80 | config VBOOT |
Marshall Dawson | e7557de | 2017-06-09 16:35:14 -0600 | [diff] [blame] | 81 | select VBOOT_STARTS_IN_BOOTBLOCK |
Marc Jones | 4c887ea | 2018-04-25 16:43:18 -0600 | [diff] [blame] | 82 | select VBOOT_VBNV_CMOS |
| 83 | select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH |
Marshall Dawson | e7557de | 2017-06-09 16:35:14 -0600 | [diff] [blame] | 84 | |
Marc Jones | 21cde8b | 2017-05-07 16:47:36 -0600 | [diff] [blame] | 85 | # TODO: Sync these with definitions in PI vendorcode. |
| 86 | # DCACHE_RAM_BASE must equal BSP_STACK_BASE_ADDR. |
| 87 | # DCACHE_RAM_SIZE must equal BSP_STACK_SIZE. |
| 88 | |
| 89 | config DCACHE_RAM_BASE |
| 90 | hex |
| 91 | default 0x30000 |
| 92 | |
| 93 | config DCACHE_RAM_SIZE |
| 94 | hex |
| 95 | default 0x10000 |
| 96 | |
Marshall Dawson | 9df969a | 2017-07-25 18:46:46 -0600 | [diff] [blame] | 97 | config DCACHE_BSP_STACK_SIZE |
Marshall Dawson | 9df969a | 2017-07-25 18:46:46 -0600 | [diff] [blame] | 98 | hex |
| 99 | default 0x4000 |
| 100 | help |
| 101 | The amount of anticipated stack usage in CAR by bootblock and |
| 102 | other stages. |
| 103 | |
Marshall Dawson | 7c3f1e7 | 2017-08-24 09:59:10 -0600 | [diff] [blame] | 104 | config PRERAM_CBMEM_CONSOLE_SIZE |
| 105 | hex |
Marshall Dawson | 1df6bc6 | 2017-12-19 20:41:29 -0700 | [diff] [blame] | 106 | default 0x1600 |
Marshall Dawson | 7c3f1e7 | 2017-08-24 09:59:10 -0600 | [diff] [blame] | 107 | help |
| 108 | Increase this value if preram cbmem console is getting truncated |
| 109 | |
Marc Jones | 1587dc8 | 2017-05-15 18:55:11 -0600 | [diff] [blame] | 110 | config BOTTOMIO_POSITION |
| 111 | hex "Bottom of 32-bit IO space" |
| 112 | default 0xD0000000 |
| 113 | help |
| 114 | If PCI peripherals with big BARs are connected to the system |
| 115 | the bottom of the IO must be decreased to allocate such |
| 116 | devices. |
| 117 | |
| 118 | Declare the beginning of the 128MB-aligned MMIO region. This |
| 119 | option is useful when PCI peripherals requesting large address |
| 120 | ranges are present. |
| 121 | |
Shelley Chen | 4e9bb33 | 2021-10-20 15:43:45 -0700 | [diff] [blame] | 122 | config ECAM_MMCONF_BASE_ADDRESS |
Marc Jones | 1587dc8 | 2017-05-15 18:55:11 -0600 | [diff] [blame] | 123 | default 0xF8000000 |
| 124 | |
Shelley Chen | 4e9bb33 | 2021-10-20 15:43:45 -0700 | [diff] [blame] | 125 | config ECAM_MMCONF_BUS_NUMBER |
Marc Jones | 1587dc8 | 2017-05-15 18:55:11 -0600 | [diff] [blame] | 126 | default 64 |
| 127 | |
| 128 | config VGA_BIOS_ID |
| 129 | string |
Marshall Dawson | 12294d0 | 2019-11-25 07:21:18 -0700 | [diff] [blame] | 130 | default "1002,9874" if AMD_APU_MERLINFALCON |
Marc Jones | 1587dc8 | 2017-05-15 18:55:11 -0600 | [diff] [blame] | 131 | default "1002,98e4" |
| 132 | help |
| 133 | The default VGA BIOS PCI vendor/device ID should be set to the |
| 134 | result of the map_oprom_vendev() function in northbridge.c. |
| 135 | |
| 136 | config VGA_BIOS_FILE |
| 137 | string |
Marshall Dawson | 7987c1c | 2019-11-25 08:29:28 -0700 | [diff] [blame] | 138 | default "3rdparty/amd_blobs/stoneyridge/CarrizoGenericVbios.bin" if AMD_APU_MERLINFALCON |
Marshall Dawson | e1988f5 | 2019-11-25 11:15:35 -0700 | [diff] [blame] | 139 | default "3rdparty/amd_blobs/stoneyridge/StoneyGenericVbios.bin" if AMD_APU_PRAIRIEFALCON |
| 140 | default "3rdparty/amd_blobs/stoneyridge/StoneyGenericVbios.bin" if AMD_APU_STONEYRIDGE |
Marc Jones | 1587dc8 | 2017-05-15 18:55:11 -0600 | [diff] [blame] | 141 | |
Marshall Dawson | 668dea0 | 2017-11-29 09:57:15 -0700 | [diff] [blame] | 142 | config S3_VGA_ROM_RUN |
| 143 | bool |
| 144 | default n |
| 145 | |
Marc Jones | 1587dc8 | 2017-05-15 18:55:11 -0600 | [diff] [blame] | 146 | config HEAP_SIZE |
| 147 | hex |
| 148 | default 0xc0000 |
| 149 | |
Marc Jones | 2448484 | 2017-05-04 21:17:45 -0600 | [diff] [blame] | 150 | config EHCI_BAR |
| 151 | hex |
| 152 | default 0xfef00000 |
| 153 | |
| 154 | config STONEYRIDGE_XHCI_ENABLE |
| 155 | bool "Enable Stoney Ridge XHCI Controller" |
| 156 | default y |
| 157 | help |
| 158 | The XHCI controller must be enabled and the XHCI firmware |
| 159 | must be added in order to have USB 3.0 support configured |
| 160 | by coreboot. The OS will be responsible for enabling the XHCI |
Jonathan Neuschäfer | 45e6c82 | 2018-12-11 17:53:07 +0100 | [diff] [blame] | 161 | controller if the XHCI firmware is available but the |
Marc Jones | 2448484 | 2017-05-04 21:17:45 -0600 | [diff] [blame] | 162 | XHCI controller is not enabled by coreboot. |
| 163 | |
| 164 | config STONEYRIDGE_XHCI_FWM |
| 165 | bool "Add xhci firmware" |
| 166 | default y |
| 167 | help |
| 168 | Add Stoney Ridge XHCI Firmware to support the onboard USB 3.0 |
| 169 | |
Marc Jones | 2448484 | 2017-05-04 21:17:45 -0600 | [diff] [blame] | 170 | config STONEYRIDGE_GEC_FWM |
| 171 | bool |
| 172 | default n |
| 173 | help |
| 174 | Add Stoney Ridge GEC Firmware to support the onboard gigabit Ethernet MAC. |
| 175 | Must be connected to a Broadcom B50610 or B50610M PHY on the motherboard. |
| 176 | |
| 177 | config STONEYRIDGE_XHCI_FWM_FILE |
| 178 | string "XHCI firmware path and filename" |
Marshall Dawson | 7987c1c | 2019-11-25 08:29:28 -0700 | [diff] [blame] | 179 | default "3rdparty/amd_blobs/stoneyridge/xhci.bin" |
Marc Jones | 2448484 | 2017-05-04 21:17:45 -0600 | [diff] [blame] | 180 | depends on STONEYRIDGE_XHCI_FWM |
| 181 | |
Marc Jones | 2448484 | 2017-05-04 21:17:45 -0600 | [diff] [blame] | 182 | config STONEYRIDGE_GEC_FWM_FILE |
| 183 | string "GEC firmware path and filename" |
| 184 | depends on STONEYRIDGE_GEC_FWM |
| 185 | |
Zheng Bao | c5e28ab | 2020-10-28 11:38:09 +0800 | [diff] [blame] | 186 | config AMDFW_CONFIG_FILE |
| 187 | string |
| 188 | string "AMD PSP Firmware config file" |
Zheng Bao | c5e28ab | 2020-10-28 11:38:09 +0800 | [diff] [blame] | 189 | default "src/soc/amd/stoneyridge/fw_cz.cfg" if AMD_APU_MERLINFALCON |
| 190 | default "src/soc/amd/stoneyridge/fw_st.cfg" if AMD_APU_PRAIRIEFALCON |
| 191 | default "src/soc/amd/stoneyridge/fw_st.cfg" if AMD_APU_STONEYRIDGE |
Marc Jones | 2448484 | 2017-05-04 21:17:45 -0600 | [diff] [blame] | 192 | |
| 193 | config STONEYRIDGE_SATA_MODE |
| 194 | int "SATA Mode" |
| 195 | default 0 |
| 196 | range 0 6 |
| 197 | help |
| 198 | Select the mode in which SATA should be driven. |
| 199 | The default is NATIVE. |
| 200 | 0: NATIVE mode does not require a ROM. |
| 201 | 2: AHCI may work with or without AHCI ROM. It depends on the payload support. |
| 202 | For example, seabios does not require the AHCI ROM. |
| 203 | 3: LEGACY IDE |
| 204 | 4: IDE to AHCI |
| 205 | 5: AHCI7804: ROM Required, and AMD driver required in the OS. |
| 206 | 6: IDE to AHCI7804: ROM Required, and AMD driver required in the OS. |
| 207 | |
| 208 | comment "NATIVE" |
| 209 | depends on STONEYRIDGE_SATA_MODE = 0 |
| 210 | |
| 211 | comment "AHCI" |
| 212 | depends on STONEYRIDGE_SATA_MODE = 2 |
| 213 | |
| 214 | comment "LEGACY IDE" |
| 215 | depends on STONEYRIDGE_SATA_MODE = 3 |
| 216 | |
| 217 | comment "IDE to AHCI" |
| 218 | depends on STONEYRIDGE_SATA_MODE = 4 |
| 219 | |
| 220 | comment "AHCI7804" |
| 221 | depends on STONEYRIDGE_SATA_MODE = 5 |
| 222 | |
| 223 | comment "IDE to AHCI7804" |
| 224 | depends on STONEYRIDGE_SATA_MODE = 6 |
| 225 | |
| 226 | if STONEYRIDGE_SATA_MODE = 2 || STONEYRIDGE_SATA_MODE = 5 |
| 227 | |
| 228 | config AHCI_ROM_ID |
| 229 | string "AHCI device PCI IDs" |
| 230 | default "1022,7801" if STONEYRIDGE_SATA_MODE = 2 |
| 231 | default "1022,7804" if STONEYRIDGE_SATA_MODE = 5 |
| 232 | |
| 233 | endif # STONEYRIDGE_SATA_MODE = 2 || STONEYRIDGE_SATA_MODE = 5 |
| 234 | |
| 235 | config STONEYRIDGE_LEGACY_FREE |
| 236 | bool "System is legacy free" |
| 237 | help |
| 238 | Select y if there is no keyboard controller in the system. |
| 239 | This sets variables in AGESA and ACPI. |
| 240 | |
Marc Jones | 2448484 | 2017-05-04 21:17:45 -0600 | [diff] [blame] | 241 | config SERIRQ_CONTINUOUS_MODE |
| 242 | bool |
| 243 | default n |
| 244 | help |
| 245 | Set this option to y for serial IRQ in continuous mode. |
| 246 | Otherwise it is in quiet mode. |
| 247 | |
Arthur Heymans | b5e72b6 | 2018-01-02 23:41:24 +0100 | [diff] [blame] | 248 | config CONSOLE_UART_BASE_ADDRESS |
| 249 | depends on CONSOLE_SERIAL |
| 250 | hex |
| 251 | default 0xfedc6000 |
| 252 | |
Marshall Dawson | c6ef9db | 2017-05-14 14:16:56 -0600 | [diff] [blame] | 253 | config SMM_TSEG_SIZE |
| 254 | hex |
Felix Held | e22eef7 | 2021-02-10 22:22:07 +0100 | [diff] [blame] | 255 | default 0x800000 if HAVE_SMI_HANDLER |
Marshall Dawson | c6ef9db | 2017-05-14 14:16:56 -0600 | [diff] [blame] | 256 | default 0x0 |
| 257 | |
Marshall Dawson | b617211 | 2017-09-13 17:47:31 -0600 | [diff] [blame] | 258 | config SMM_RESERVED_SIZE |
| 259 | hex |
Marshall Dawson | fceac7e | 2018-05-18 14:40:53 -0600 | [diff] [blame] | 260 | default 0x150000 |
Marshall Dawson | b617211 | 2017-09-13 17:47:31 -0600 | [diff] [blame] | 261 | |
Raul E Rangel | 846b494 | 2018-06-12 10:43:09 -0600 | [diff] [blame] | 262 | config SMM_MODULE_STACK_SIZE |
| 263 | hex |
| 264 | default 0x800 |
| 265 | |
Marc Jones | e013df9 | 2017-08-23 16:28:02 -0600 | [diff] [blame] | 266 | config ACPI_CPU_STRING |
| 267 | string |
Matt DeVillier | c08d4c5 | 2020-06-20 23:45:30 -0500 | [diff] [blame] | 268 | default "\\_SB.P%03d" |
Marc Jones | e013df9 | 2017-08-23 16:28:02 -0600 | [diff] [blame] | 269 | |
Marshall Dawson | 9a32c41 | 2018-09-04 13:29:12 -0600 | [diff] [blame] | 270 | config ACPI_BERT |
| 271 | bool "Build ACPI BERT Table" |
| 272 | default y |
| 273 | depends on HAVE_ACPI_TABLES |
| 274 | help |
| 275 | Report Machine Check errors identified in POST to the OS in an |
| 276 | ACPI Boot Error Record Table. This option reserves an 8MB region |
| 277 | for building the error structures. |
| 278 | |
Marshall Dawson | 25eb2bc | 2019-03-14 12:42:46 -0600 | [diff] [blame] | 279 | config USE_PSPSECUREOS |
Martin Roth | b617e32 | 2017-09-07 13:23:55 -0600 | [diff] [blame] | 280 | bool "Include PSP SecureOS blobs in AMD firmware" |
| 281 | default y |
| 282 | help |
| 283 | Include the PspSecureOs, PspTrustlet and TrustletKey binaries |
| 284 | in the amdfw section. |
| 285 | |
| 286 | If unsure, answer 'y' |
| 287 | |
Richard Spiegel | 1bc578a | 2019-06-18 18:19:47 -0700 | [diff] [blame] | 288 | config SOC_AMD_PSP_SELECTABLE_SMU_FW |
| 289 | bool |
Marshall Dawson | 12294d0 | 2019-11-25 07:21:18 -0700 | [diff] [blame] | 290 | default y if AMD_APU_STONEYRIDGE |
Richard Spiegel | 1bc578a | 2019-06-18 18:19:47 -0700 | [diff] [blame] | 291 | help |
| 292 | Some ST implementations allow storing SMU firmware into cbfs and |
| 293 | calling the PSP to load the blobs at the proper time. |
| 294 | |
| 295 | Merlin Falcon does not support it. If you are using 00670F00 SOC, |
| 296 | ask your AMD representative if it supports it or not. |
| 297 | |
Marshall Dawson | 5f0520a | 2017-10-30 16:11:45 -0600 | [diff] [blame] | 298 | config SOC_AMD_SMU_FANLESS |
| 299 | bool |
| 300 | depends on SOC_AMD_PSP_SELECTABLE_SMU_FW |
| 301 | default n if SOC_AMD_SMU_NOTFANLESS |
| 302 | default y |
| 303 | |
| 304 | config SOC_AMD_SMU_FANNED |
| 305 | bool |
| 306 | depends on SOC_AMD_PSP_SELECTABLE_SMU_FW |
| 307 | default n |
| 308 | select SOC_AMD_SMU_NOTFANLESS |
| 309 | |
| 310 | config SOC_AMD_SMU_NOTFANLESS # helper symbol - do not use |
| 311 | bool |
| 312 | depends on SOC_AMD_PSP_SELECTABLE_SMU_FW |
| 313 | |
Martin Roth | 30f9b95 | 2017-10-03 15:54:45 -0600 | [diff] [blame] | 314 | config AMDFW_OUTSIDE_CBFS |
| 315 | bool "The AMD firmware is outside CBFS" |
| 316 | default n |
| 317 | help |
| 318 | The AMDFW (PSP) is typically locatable in cbfs. Select this |
| 319 | option to manually attach the generated amdfw.rom outside of |
| 320 | cbfs. The location is selected by the FWM position. |
| 321 | |
Martin Roth | 6d8ef24 | 2017-09-08 14:39:35 -0600 | [diff] [blame] | 322 | config AMD_FWM_POSITION_INDEX |
| 323 | int "Firmware Directory Table location (0 to 5)" |
| 324 | range 0 5 |
| 325 | default 0 if BOARD_ROMSIZE_KB_512 |
| 326 | default 1 if BOARD_ROMSIZE_KB_1024 |
| 327 | default 2 if BOARD_ROMSIZE_KB_2048 |
| 328 | default 3 if BOARD_ROMSIZE_KB_4096 |
| 329 | default 4 if BOARD_ROMSIZE_KB_8192 |
| 330 | default 5 if BOARD_ROMSIZE_KB_16384 |
| 331 | help |
| 332 | Typically this is calculated by the ROM size, but there may |
| 333 | be situations where you want to put the firmware directory |
| 334 | table in a different location. |
| 335 | 0: 512 KB - 0xFFFA0000 |
| 336 | 1: 1 MB - 0xFFF20000 |
| 337 | 2: 2 MB - 0xFFE20000 |
| 338 | 3: 4 MB - 0xFFC20000 |
| 339 | 4: 8 MB - 0xFF820000 |
| 340 | 5: 16 MB - 0xFF020000 |
| 341 | |
| 342 | comment "AMD Firmware Directory Table set to location for 512KB ROM" |
| 343 | depends on AMD_FWM_POSITION_INDEX = 0 |
| 344 | comment "AMD Firmware Directory Table set to location for 1MB ROM" |
| 345 | depends on AMD_FWM_POSITION_INDEX = 1 |
| 346 | comment "AMD Firmware Directory Table set to location for 2MB ROM" |
| 347 | depends on AMD_FWM_POSITION_INDEX = 2 |
| 348 | comment "AMD Firmware Directory Table set to location for 4MB ROM" |
| 349 | depends on AMD_FWM_POSITION_INDEX = 3 |
| 350 | comment "AMD Firmware Directory Table set to location for 8MB ROM" |
| 351 | depends on AMD_FWM_POSITION_INDEX = 4 |
| 352 | comment "AMD Firmware Directory Table set to location for 16MB ROM" |
| 353 | depends on AMD_FWM_POSITION_INDEX = 5 |
| 354 | |
Marc Jones | 17431ab | 2017-11-16 15:26:00 -0700 | [diff] [blame] | 355 | config DIMM_SPD_SIZE |
Marc Jones | 17431ab | 2017-11-16 15:26:00 -0700 | [diff] [blame] | 356 | default 512 # DDR4 |
| 357 | |
Marc Jones | 578a79d | 2017-12-06 16:27:04 -0700 | [diff] [blame] | 358 | config RO_REGION_ONLY |
| 359 | string |
| 360 | depends on CHROMEOS |
| 361 | default "apu/amdfw" |
| 362 | |
Chris Ching | 6fc39d4 | 2017-12-20 16:06:03 -0700 | [diff] [blame] | 363 | config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ |
| 364 | int |
| 365 | default 133 |
| 366 | |
Felix Held | 27b295b | 2021-03-25 01:20:41 +0100 | [diff] [blame] | 367 | config DISABLE_KEYBOARD_RESET_PIN |
| 368 | bool |
| 369 | help |
| 370 | Instruct the SoC to not use the state of GPIO_129 as keyboard reset |
| 371 | signal. When this pin is used as GPIO and the keyboard reset |
| 372 | functionality isn't disabled, configuring it as an output and driving |
| 373 | it as 0 will cause a reset. |
| 374 | |
Arthur Heymans | dd7ec09 | 2022-05-23 16:06:06 +0200 | [diff] [blame] | 375 | config ACPI_BERT_SIZE |
| 376 | hex |
| 377 | default 0x100000 if ACPI_BERT |
| 378 | default 0x0 |
| 379 | help |
| 380 | Specify the amount of DRAM reserved for gathering the data used to |
| 381 | generate the ACPI table. |
| 382 | |
Marshall Dawson | 6851922 | 2019-11-25 11:36:15 -0700 | [diff] [blame] | 383 | endif # SOC_AMD_STONEYRIDGE |