blob: f122876ab6c60b547b548035f9f41a2178b66018 [file] [log] [blame]
Andrey Petrov70efecd2016-03-04 21:41:13 -08001/*
2 * This file is part of the coreboot project.
3 *
Hannah Williams3ff14a02017-05-05 16:30:22 -07004 * Copyright (C) 2015 - 2017 Intel Corp.
Mario Scheithauer841416f2017-09-18 17:08:48 +02005 * Copyright 2017 Siemens AG.
Andrey Petrov70efecd2016-03-04 21:41:13 -08006 * (Written by Alexandru Gagniuc <alexandrux.gagniuc@intel.com> for Intel Corp.)
7 * (Written by Andrey Petrov <andrey.petrov@intel.com> for Intel Corp.)
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
Martin Rothebabfad2016-04-10 11:09:16 -060013 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
Andrey Petrov70efecd2016-03-04 21:41:13 -080018 */
19
Hannah Williams0f61da82016-04-18 13:47:08 -070020#include <arch/acpi.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080021#include <bootstate.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070022#include <cbmem.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080023#include <console/console.h>
24#include <cpu/cpu.h>
Andrey Petrova697c192016-12-07 10:47:46 -080025#include <cpu/x86/mp.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053026#include <cpu/x86/msr.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080027#include <device/device.h>
28#include <device/pci.h>
Mario Scheithauer841416f2017-09-18 17:08:48 +020029#include <intelblocks/acpi.h>
Barnali Sarkare70142c2017-03-28 16:32:33 +053030#include <intelblocks/fast_spi.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053031#include <intelblocks/msr.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080032#include <fsp/api.h>
33#include <fsp/util.h>
Barnali Sarkar66fe0c42017-05-23 18:17:14 +053034#include <intelblocks/cpulib.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070035#include <intelblocks/itss.h>
Shaunak Saha93cdc8b2017-04-18 15:42:09 -070036#include <intelblocks/pmclib.h>
Brandon Breitensteinc6ec8dd2016-11-17 12:23:04 -080037#include <romstage_handoff.h>
Andrey Petrove07e13d2016-03-18 14:43:00 -070038#include <soc/iomap.h>
Bora Guvendik33117ec2017-04-10 15:49:02 -070039#include <soc/itss.h>
Andrey Petrov868679f2016-05-12 19:11:48 -070040#include <soc/intel/common/vbt.h>
Lance Zhao1bd0c0c2016-04-19 18:04:21 -070041#include <soc/nvs.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080042#include <soc/pci_devs.h>
Furquan Shaikh6ac226d2016-06-15 17:13:20 -070043#include <spi-generic.h>
Aaron Durbinac3e4822017-06-14 13:21:00 -050044#include <soc/cpu.h>
Andrey Petrov3dbea292016-06-14 22:20:28 -070045#include <soc/pm.h>
Aaron Durbinfadfc2e2016-07-01 16:36:03 -050046#include <soc/p2sb.h>
Subrata Banik7952e282017-03-14 18:26:27 +053047#include <soc/systemagent.h>
Andrey Petrov70efecd2016-03-04 21:41:13 -080048
49#include "chip.h"
50
Andrey Petrov868679f2016-05-12 19:11:48 -070051static void *vbt;
Andrey Petrov868679f2016-05-12 19:11:48 -070052
Aaron Durbinaa090cb2017-09-13 16:01:52 -060053static const char *soc_acpi_name(const struct device *dev)
Duncan Laurie02fcc882016-06-27 10:51:17 -070054{
55 if (dev->path.type == DEVICE_PATH_DOMAIN)
56 return "PCI0";
57
58 if (dev->path.type != DEVICE_PATH_PCI)
59 return NULL;
60
61 switch (dev->path.pci.devfn) {
62 /* DSDT: acpi/northbridge.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053063 case SA_DEVFN_ROOT:
Duncan Laurie02fcc882016-06-27 10:51:17 -070064 return "MCHC";
65 /* DSDT: acpi/lpc.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053066 case PCH_DEVFN_LPC:
Duncan Laurie02fcc882016-06-27 10:51:17 -070067 return "LPCB";
68 /* DSDT: acpi/xhci.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053069 case PCH_DEVFN_XHCI:
Duncan Laurie02fcc882016-06-27 10:51:17 -070070 return "XHCI";
71 /* DSDT: acpi/pch_hda.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053072 case PCH_DEVFN_HDA:
Duncan Laurie02fcc882016-06-27 10:51:17 -070073 return "HDAS";
74 /* DSDT: acpi/lpss.asl */
Subrata Banik2ee54db2017-03-05 12:37:00 +053075 case PCH_DEVFN_UART0:
Duncan Laurie02fcc882016-06-27 10:51:17 -070076 return "URT1";
Subrata Banik2ee54db2017-03-05 12:37:00 +053077 case PCH_DEVFN_UART1:
Duncan Laurie02fcc882016-06-27 10:51:17 -070078 return "URT2";
Subrata Banik2ee54db2017-03-05 12:37:00 +053079 case PCH_DEVFN_UART2:
Duncan Laurie02fcc882016-06-27 10:51:17 -070080 return "URT3";
Subrata Banik2ee54db2017-03-05 12:37:00 +053081 case PCH_DEVFN_UART3:
Duncan Laurie02fcc882016-06-27 10:51:17 -070082 return "URT4";
Subrata Banik2ee54db2017-03-05 12:37:00 +053083 case PCH_DEVFN_SPI0:
Duncan Laurie02fcc882016-06-27 10:51:17 -070084 return "SPI1";
Subrata Banik2ee54db2017-03-05 12:37:00 +053085 case PCH_DEVFN_SPI1:
Duncan Laurie02fcc882016-06-27 10:51:17 -070086 return "SPI2";
Subrata Banik2ee54db2017-03-05 12:37:00 +053087 case PCH_DEVFN_SPI2:
Duncan Laurie02fcc882016-06-27 10:51:17 -070088 return "SPI3";
Subrata Banik2ee54db2017-03-05 12:37:00 +053089 case PCH_DEVFN_PWM:
Duncan Laurie02fcc882016-06-27 10:51:17 -070090 return "PWM";
Subrata Banik2ee54db2017-03-05 12:37:00 +053091 case PCH_DEVFN_I2C0:
Duncan Laurie02fcc882016-06-27 10:51:17 -070092 return "I2C0";
Subrata Banik2ee54db2017-03-05 12:37:00 +053093 case PCH_DEVFN_I2C1:
Duncan Laurie02fcc882016-06-27 10:51:17 -070094 return "I2C1";
Subrata Banik2ee54db2017-03-05 12:37:00 +053095 case PCH_DEVFN_I2C2:
Duncan Laurie02fcc882016-06-27 10:51:17 -070096 return "I2C2";
Subrata Banik2ee54db2017-03-05 12:37:00 +053097 case PCH_DEVFN_I2C3:
Duncan Laurie02fcc882016-06-27 10:51:17 -070098 return "I2C3";
Subrata Banik2ee54db2017-03-05 12:37:00 +053099 case PCH_DEVFN_I2C4:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700100 return "I2C4";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530101 case PCH_DEVFN_I2C5:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700102 return "I2C5";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530103 case PCH_DEVFN_I2C6:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700104 return "I2C6";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530105 case PCH_DEVFN_I2C7:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700106 return "I2C7";
107 /* Storage */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530108 case PCH_DEVFN_SDCARD:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700109 return "SDCD";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530110 case PCH_DEVFN_EMMC:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700111 return "EMMC";
Subrata Banik2ee54db2017-03-05 12:37:00 +0530112 case PCH_DEVFN_SDIO:
Duncan Laurie02fcc882016-06-27 10:51:17 -0700113 return "SDIO";
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700114 /* PCIe */
Subrata Banik2ee54db2017-03-05 12:37:00 +0530115 case PCH_DEVFN_PCIE1:
Vaibhav Shankarec9168f2016-09-16 14:20:53 -0700116 return "RP01";
Duncan Laurie02fcc882016-06-27 10:51:17 -0700117 }
118
119 return NULL;
120}
121
Venkateswarlu Vinjamuri6dd7b402017-02-24 15:37:30 -0800122static void pci_set_subsystem(device_t dev, unsigned vendor, unsigned device)
123{
124 if (!vendor || !device)
125 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
126 pci_read_config32(dev, PCI_VENDOR_ID));
127 else
128 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
129 (device << 16) | vendor);
130}
131
132struct pci_operations soc_pci_ops = {
133 .set_subsystem = &pci_set_subsystem
134};
135
Andrey Petrov70efecd2016-03-04 21:41:13 -0800136static void pci_domain_set_resources(device_t dev)
137{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800138 assign_resources(dev->link_list);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800139}
140
141static struct device_operations pci_domain_ops = {
142 .read_resources = pci_domain_read_resources,
143 .set_resources = pci_domain_set_resources,
144 .enable_resources = NULL,
145 .init = NULL,
146 .scan_bus = pci_domain_scan_bus,
147 .ops_pci_bus = pci_bus_default_ops,
Duncan Laurie02fcc882016-06-27 10:51:17 -0700148 .acpi_name = &soc_acpi_name,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800149};
150
151static struct device_operations cpu_bus_ops = {
152 .read_resources = DEVICE_NOOP,
153 .set_resources = DEVICE_NOOP,
154 .enable_resources = DEVICE_NOOP,
Aaron Durbinac3e4822017-06-14 13:21:00 -0500155 .init = apollolake_init_cpus,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800156 .scan_bus = NULL,
Hannah Williams0f61da82016-04-18 13:47:08 -0700157 .acpi_fill_ssdt_generator = generate_cpu_entries,
Andrey Petrov70efecd2016-03-04 21:41:13 -0800158};
159
160static void enable_dev(device_t dev)
161{
162 /* Set the operations if it is a special bus type */
Lee Leahy4430f9f2017-03-09 10:00:30 -0800163 if (dev->path.type == DEVICE_PATH_DOMAIN)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800164 dev->ops = &pci_domain_ops;
Lee Leahy4430f9f2017-03-09 10:00:30 -0800165 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800166 dev->ops = &cpu_bus_ops;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800167}
168
Kane Chend7796052016-07-11 12:17:13 +0800169/*
170 * If the PCIe root port at function 0 is disabled,
171 * the PCIe root ports might be coalesced after FSP silicon init.
172 * The below function will swap the devfn of the first enabled device
173 * in devicetree and function 0 resides a pci device
174 * so that it won't confuse coreboot.
175 */
176static void pcie_update_device_tree(unsigned int devfn0, int num_funcs)
177{
178 device_t func0;
179 unsigned int devfn;
180 int i;
181 unsigned int inc = PCI_DEVFN(0, 1);
182
183 func0 = dev_find_slot(0, devfn0);
184 if (func0 == NULL)
185 return;
186
187 /* No more functions if function 0 is disabled. */
188 if (pci_read_config32(func0, PCI_VENDOR_ID) == 0xffffffff)
189 return;
190
191 devfn = devfn0 + inc;
192
193 /*
194 * Increase funtion by 1.
195 * Then find first enabled device to replace func0
196 * as that port was move to func0.
197 */
198 for (i = 1; i < num_funcs; i++, devfn += inc) {
199 device_t dev = dev_find_slot(0, devfn);
200 if (dev == NULL)
201 continue;
202
203 if (!dev->enabled)
204 continue;
205 /* Found the first enabled device in given dev number */
206 func0->path.pci.devfn = dev->path.pci.devfn;
207 dev->path.pci.devfn = devfn0;
208 break;
209 }
210}
211
212static void pcie_override_devicetree_after_silicon_init(void)
213{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530214 pcie_update_device_tree(PCH_DEVFN_PCIE1, 4);
215 pcie_update_device_tree(PCH_DEVFN_PCIE5, 2);
Kane Chend7796052016-07-11 12:17:13 +0800216}
217
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530218/* Configure package power limits */
219static void set_power_limits(void)
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530220{
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530221 static struct soc_intel_apollolake_config *cfg;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530222 struct device *dev = SA_DEV_ROOT;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530223 msr_t rapl_msr_reg, limit;
224 uint32_t power_unit;
225 uint32_t tdp, min_power, max_power;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530226 uint32_t pl2_val;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530227
Mario Scheithauer38b61002017-07-25 10:52:41 +0200228 if (IS_ENABLED(CONFIG_APL_SKIP_SET_POWER_LIMITS)) {
229 printk(BIOS_INFO, "Skip the RAPL settings.\n");
230 return;
231 }
232
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530233 if (!dev || !dev->chip_info) {
234 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
235 return;
236 }
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530237
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530238 cfg = dev->chip_info;
239
240 /* Get units */
241 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU_UNIT);
242 power_unit = 1 << (rapl_msr_reg.lo & 0xf);
243
244 /* Get power defaults for this SKU */
245 rapl_msr_reg = rdmsr(MSR_PKG_POWER_SKU);
246 tdp = rapl_msr_reg.lo & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530247 pl2_val = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530248 min_power = (rapl_msr_reg.lo >> 16) & PKG_POWER_LIMIT_MASK;
249 max_power = rapl_msr_reg.hi & PKG_POWER_LIMIT_MASK;
250
251 if (min_power > 0 && tdp < min_power)
252 tdp = min_power;
253
254 if (max_power > 0 && tdp > max_power)
255 tdp = max_power;
256
257 /* Set PL1 override value */
258 tdp = (cfg->tdp_pl1_override_mw == 0) ?
259 tdp : (cfg->tdp_pl1_override_mw * power_unit) / 1000;
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530260 /* Set PL2 override value */
261 pl2_val = (cfg->tdp_pl2_override_mw == 0) ?
262 pl2_val : (cfg->tdp_pl2_override_mw * power_unit) / 1000;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530263
264 /* Set long term power limit to TDP */
265 limit.lo = tdp & PKG_POWER_LIMIT_MASK;
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530266 /* Set PL1 Pkg Power clamp bit */
267 limit.lo |= PKG_POWER_LIMIT_CLAMP;
268
269 limit.lo |= PKG_POWER_LIMIT_EN;
270 limit.lo |= (MB_POWER_LIMIT1_TIME_DEFAULT &
271 PKG_POWER_LIMIT_TIME_MASK) << PKG_POWER_LIMIT_TIME_SHIFT;
272
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530273 /* Set short term power limit PL2 */
274 limit.hi = pl2_val & PKG_POWER_LIMIT_MASK;
275 limit.hi |= PKG_POWER_LIMIT_EN;
276
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530277 /* Program package power limits in RAPL MSR */
278 wrmsr(MSR_PKG_POWER_LIMIT, limit);
279 printk(BIOS_INFO, "RAPL PL1 %d.%dW\n", tdp / power_unit,
280 100 * (tdp % power_unit) / power_unit);
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530281 printk(BIOS_INFO, "RAPL PL2 %d.%dW\n", pl2_val / power_unit,
282 100 * (pl2_val % power_unit) / power_unit);
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530283
Sumeet Pawnikar428f90a2016-12-02 18:14:19 +0530284 /* Setting RAPL MMIO register for Power limits.
285 * RAPL driver is using MSR instead of MMIO.
286 * So, disabled LIMIT_EN bit for MMIO. */
Subrata Banik208587e2017-05-19 18:38:24 +0530287 MCHBAR32(MCHBAR_RAPL_PPL) = limit.lo & ~PKG_POWER_LIMIT_EN;
288 MCHBAR32(MCHBAR_RAPL_PPL + 4) = limit.hi & ~PKG_POWER_LIMIT_EN;
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530289}
290
Mario Scheithauer841416f2017-09-18 17:08:48 +0200291/* Overwrites the SCI IRQ if another IRQ number is given by device tree. */
292static void set_sci_irq(void)
293{
294 static struct soc_intel_apollolake_config *cfg;
295 struct device *dev = SA_DEV_ROOT;
296 uint32_t scis;
297
298 if (!dev || !dev->chip_info) {
299 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
300 return;
301 }
302
303 cfg = dev->chip_info;
304
305 /* Change only if a device tree entry exists. */
306 if (cfg->sci_irq) {
307 scis = soc_read_sci_irq_select();
308 scis &= ~SCI_IRQ_SEL;
309 scis |= (cfg->sci_irq << SCI_IRQ_ADJUST) & SCI_IRQ_SEL;
310 soc_write_sci_irq_select(scis);
311 }
312}
313
Andrey Petrov70efecd2016-03-04 21:41:13 -0800314static void soc_init(void *data)
315{
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700316 struct global_nvs_t *gnvs;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800317
Andrey Petrov868679f2016-05-12 19:11:48 -0700318 /* Save VBT info and mapping */
Patrick Georgi9d3de262017-10-05 18:10:09 +0200319 vbt = vbt_get();
Andrey Petrov868679f2016-05-12 19:11:48 -0700320
Aaron Durbin81d1e092016-07-13 01:49:10 -0500321 /* Snapshot the current GPIO IRQ polarities. FSP is setting a
322 * default policy that doesn't honor boards' requirements. */
323 itss_snapshot_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
324
Aaron Durbin6c191d82016-11-29 21:22:42 -0600325 fsp_silicon_init(romstage_handoff_is_resume());
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700326
Aaron Durbin81d1e092016-07-13 01:49:10 -0500327 /* Restore GPIO IRQ polarities back to previous settings. */
328 itss_restore_irq_polarities(GPIO_IRQ_START, GPIO_IRQ_END);
329
Kane Chend7796052016-07-11 12:17:13 +0800330 /* override 'enabled' setting in device tree if needed */
331 pcie_override_devicetree_after_silicon_init();
332
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500333 /*
334 * Keep the P2SB device visible so it and the other devices are
335 * visible in coreboot for driver support and PCI resource allocation.
336 * There is a UPD setting for this, but it's more consistent to use
337 * hide and unhide symmetrically.
338 */
339 p2sb_unhide();
340
Lance Zhao1bd0c0c2016-04-19 18:04:21 -0700341 /* Allocate ACPI NVS in CBMEM */
342 gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(*gnvs));
Sumeet Pawnikar35240eb2016-08-23 11:20:20 +0530343
Sumeet Pawnikara247d8e2016-09-27 23:18:35 +0530344 /* Set RAPL MSR for Package power limits*/
345 set_power_limits();
Mario Scheithauer841416f2017-09-18 17:08:48 +0200346
347 /*
348 * FSP-S routes SCI to IRQ 9. With the help of this function you can
349 * select another IRQ for SCI.
350 */
351 set_sci_irq();
Andrey Petrov70efecd2016-03-04 21:41:13 -0800352}
353
Andrey Petrov868679f2016-05-12 19:11:48 -0700354static void soc_final(void *data)
355{
Andrey Petrov3dbea292016-06-14 22:20:28 -0700356 /* Disable global reset, just in case */
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700357 pmc_global_reset_enable(0);
Andrey Petrov3dbea292016-06-14 22:20:28 -0700358 /* Make sure payload/OS can't trigger global reset */
Shaunak Saha93cdc8b2017-04-18 15:42:09 -0700359 pmc_global_reset_lock();
Andrey Petrov868679f2016-05-12 19:11:48 -0700360}
361
Lee Leahybab8be22017-03-09 09:53:58 -0800362static void disable_dev(struct device *dev, FSP_S_CONFIG *silconfig)
363{
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700364 switch (dev->path.pci.devfn) {
Subrata Banik2ee54db2017-03-05 12:37:00 +0530365 case PCH_DEVFN_ISH:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700366 silconfig->IshEnable = 0;
367 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530368 case PCH_DEVFN_SATA:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700369 silconfig->EnableSata = 0;
370 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530371 case PCH_DEVFN_PCIE5:
Kane Chend7796052016-07-11 12:17:13 +0800372 silconfig->PcieRootPortEn[0] = 0;
373 silconfig->PcieRpHotPlug[0] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700374 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530375 case PCH_DEVFN_PCIE6:
Kane Chend7796052016-07-11 12:17:13 +0800376 silconfig->PcieRootPortEn[1] = 0;
377 silconfig->PcieRpHotPlug[1] = 0;
378 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530379 case PCH_DEVFN_PCIE1:
Kane Chend7796052016-07-11 12:17:13 +0800380 silconfig->PcieRootPortEn[2] = 0;
381 silconfig->PcieRpHotPlug[2] = 0;
382 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530383 case PCH_DEVFN_PCIE2:
Kane Chend7796052016-07-11 12:17:13 +0800384 silconfig->PcieRootPortEn[3] = 0;
385 silconfig->PcieRpHotPlug[3] = 0;
386 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530387 case PCH_DEVFN_PCIE3:
Kane Chend7796052016-07-11 12:17:13 +0800388 silconfig->PcieRootPortEn[4] = 0;
389 silconfig->PcieRpHotPlug[4] = 0;
390 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530391 case PCH_DEVFN_PCIE4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700392 silconfig->PcieRootPortEn[5] = 0;
Kane Chend7796052016-07-11 12:17:13 +0800393 silconfig->PcieRpHotPlug[5] = 0;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700394 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530395 case PCH_DEVFN_XHCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700396 silconfig->Usb30Mode = 0;
397 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530398 case PCH_DEVFN_XDCI:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700399 silconfig->UsbOtg = 0;
400 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530401 case PCH_DEVFN_I2C0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700402 silconfig->I2c0Enable = 0;
403 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530404 case PCH_DEVFN_I2C1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700405 silconfig->I2c1Enable = 0;
406 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530407 case PCH_DEVFN_I2C2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700408 silconfig->I2c2Enable = 0;
409 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530410 case PCH_DEVFN_I2C3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700411 silconfig->I2c3Enable = 0;
412 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530413 case PCH_DEVFN_I2C4:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700414 silconfig->I2c4Enable = 0;
415 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530416 case PCH_DEVFN_I2C5:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700417 silconfig->I2c5Enable = 0;
418 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530419 case PCH_DEVFN_I2C6:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700420 silconfig->I2c6Enable = 0;
421 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530422 case PCH_DEVFN_I2C7:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700423 silconfig->I2c7Enable = 0;
424 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530425 case PCH_DEVFN_UART0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700426 silconfig->Hsuart0Enable = 0;
427 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530428 case PCH_DEVFN_UART1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700429 silconfig->Hsuart1Enable = 0;
430 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530431 case PCH_DEVFN_UART2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700432 silconfig->Hsuart2Enable = 0;
433 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530434 case PCH_DEVFN_UART3:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700435 silconfig->Hsuart3Enable = 0;
436 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530437 case PCH_DEVFN_SPI0:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700438 silconfig->Spi0Enable = 0;
439 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530440 case PCH_DEVFN_SPI1:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700441 silconfig->Spi1Enable = 0;
442 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530443 case PCH_DEVFN_SPI2:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700444 silconfig->Spi2Enable = 0;
445 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530446 case PCH_DEVFN_SDCARD:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700447 silconfig->SdcardEnabled = 0;
448 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530449 case PCH_DEVFN_EMMC:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700450 silconfig->eMMCEnabled = 0;
451 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530452 case PCH_DEVFN_SDIO:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700453 silconfig->SdioEnabled = 0;
454 break;
Subrata Banik2ee54db2017-03-05 12:37:00 +0530455 case PCH_DEVFN_SMBUS:
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700456 silconfig->SmbusEnable = 0;
457 break;
458 default:
459 printk(BIOS_WARNING, "PCI:%02x.%01x: Could not disable the device\n",
460 PCI_SLOT(dev->path.pci.devfn),
461 PCI_FUNC(dev->path.pci.devfn));
462 break;
463 }
464}
465
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700466static void parse_devicetree(FSP_S_CONFIG *silconfig)
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700467{
Subrata Banik2ee54db2017-03-05 12:37:00 +0530468 struct device *dev = SA_DEV_ROOT;
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700469
470 if (!dev) {
471 printk(BIOS_ERR, "Could not find root device\n");
472 return;
473 }
474 /* Only disable bus 0 devices. */
475 for (dev = dev->bus->children; dev; dev = dev->sibling) {
476 if (!dev->enabled)
477 disable_dev(dev, silconfig);
478 }
479}
480
Hannah Williams3ff14a02017-05-05 16:30:22 -0700481static void apl_fsp_silicon_init_params_cb(struct soc_intel_apollolake_config
482 *cfg, FSP_S_CONFIG *silconfig)
483{
484#if !IS_ENABLED(CONFIG_SOC_INTEL_GLK) /* GLK FSP does not have these
485 fields in FspsUpd.h yet */
486 uint8_t port;
487
488 for (port = 0; port < APOLLOLAKE_USB2_PORT_MAX; port++) {
489 if (cfg->usb2eye[port].Usb20PerPortTxPeHalf != 0)
490 silconfig->PortUsb20PerPortTxPeHalf[port] =
491 cfg->usb2eye[port].Usb20PerPortTxPeHalf;
492
493 if (cfg->usb2eye[port].Usb20PerPortPeTxiSet != 0)
494 silconfig->PortUsb20PerPortPeTxiSet[port] =
495 cfg->usb2eye[port].Usb20PerPortPeTxiSet;
496
497 if (cfg->usb2eye[port].Usb20PerPortTxiSet != 0)
498 silconfig->PortUsb20PerPortTxiSet[port] =
499 cfg->usb2eye[port].Usb20PerPortTxiSet;
500
501 if (cfg->usb2eye[port].Usb20HsSkewSel != 0)
502 silconfig->PortUsb20HsSkewSel[port] =
503 cfg->usb2eye[port].Usb20HsSkewSel;
504
505 if (cfg->usb2eye[port].Usb20IUsbTxEmphasisEn != 0)
506 silconfig->PortUsb20IUsbTxEmphasisEn[port] =
507 cfg->usb2eye[port].Usb20IUsbTxEmphasisEn;
508
509 if (cfg->usb2eye[port].Usb20PerPortRXISet != 0)
510 silconfig->PortUsb20PerPortRXISet[port] =
511 cfg->usb2eye[port].Usb20PerPortRXISet;
512
513 if (cfg->usb2eye[port].Usb20HsNpreDrvSel != 0)
514 silconfig->PortUsb20HsNpreDrvSel[port] =
515 cfg->usb2eye[port].Usb20HsNpreDrvSel;
516 }
517#endif
518}
519
520static void glk_fsp_silicon_init_params_cb(
521 struct soc_intel_apollolake_config *cfg, FSP_S_CONFIG *silconfig)
522{
523 silconfig->Gmm = 0;
Hannah Williams3ff14a02017-05-05 16:30:22 -0700524}
525
Kane Chen5bddcc42017-08-22 11:37:18 +0800526void __attribute__((weak)) mainboard_devtree_update(struct device *dev)
527{
528 /* Override dev tree settings per board */
529}
530
Brandon Breitensteinc31ba0e2016-07-27 17:34:45 -0700531void platform_fsp_silicon_init_params_cb(FSPS_UPD *silupd)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800532{
Lee Leahy1d20fe72017-03-09 09:50:28 -0800533 FSP_S_CONFIG *silconfig = &silupd->FspsConfig;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800534 static struct soc_intel_apollolake_config *cfg;
535
536 /* Load VBT before devicetree-specific config. */
Andrey Petrov868679f2016-05-12 19:11:48 -0700537 silconfig->GraphicsConfigPtr = (uintptr_t)vbt;
Andrey Petrov70efecd2016-03-04 21:41:13 -0800538
Subrata Banik2ee54db2017-03-05 12:37:00 +0530539 struct device *dev = SA_DEV_ROOT;
Andrey Petrov78461a92016-06-28 12:14:33 -0700540
Patrick Georgi831d65d2016-04-14 11:53:48 +0200541 if (!dev || !dev->chip_info) {
Andrey Petrov70efecd2016-03-04 21:41:13 -0800542 printk(BIOS_ERR, "BUG! Could not find SOC devicetree config\n");
543 return;
544 }
545
Kane Chen5bddcc42017-08-22 11:37:18 +0800546 mainboard_devtree_update(dev);
547
Andrey Petrov70efecd2016-03-04 21:41:13 -0800548 cfg = dev->chip_info;
549
Jagadish Krishnamoorthyb023e5e2016-06-22 18:32:17 -0700550 /* Parse device tree and disable unused device*/
551 parse_devicetree(silconfig);
552
Andrey Petrov70efecd2016-03-04 21:41:13 -0800553 silconfig->PcieRpClkReqNumber[0] = cfg->pcie_rp0_clkreq_pin;
554 silconfig->PcieRpClkReqNumber[1] = cfg->pcie_rp1_clkreq_pin;
555 silconfig->PcieRpClkReqNumber[2] = cfg->pcie_rp2_clkreq_pin;
556 silconfig->PcieRpClkReqNumber[3] = cfg->pcie_rp3_clkreq_pin;
557 silconfig->PcieRpClkReqNumber[4] = cfg->pcie_rp4_clkreq_pin;
558 silconfig->PcieRpClkReqNumber[5] = cfg->pcie_rp5_clkreq_pin;
Andrey Petrove07e13d2016-03-18 14:43:00 -0700559
Zhao, Lijian1b8ee0b2016-05-17 19:01:34 -0700560 if (cfg->emmc_tx_cmd_cntl != 0)
561 silconfig->EmmcTxCmdCntl = cfg->emmc_tx_cmd_cntl;
562 if (cfg->emmc_tx_data_cntl1 != 0)
563 silconfig->EmmcTxDataCntl1 = cfg->emmc_tx_data_cntl1;
564 if (cfg->emmc_tx_data_cntl2 != 0)
565 silconfig->EmmcTxDataCntl2 = cfg->emmc_tx_data_cntl2;
566 if (cfg->emmc_rx_cmd_data_cntl1 != 0)
567 silconfig->EmmcRxCmdDataCntl1 = cfg->emmc_rx_cmd_data_cntl1;
568 if (cfg->emmc_rx_strobe_cntl != 0)
569 silconfig->EmmcRxStrobeCntl = cfg->emmc_rx_strobe_cntl;
570 if (cfg->emmc_rx_cmd_data_cntl2 != 0)
571 silconfig->EmmcRxCmdDataCntl2 = cfg->emmc_rx_cmd_data_cntl2;
572
Saurabh Satijae46dbcc2016-05-03 15:15:31 -0700573 silconfig->LPSS_S0ixEnable = cfg->lpss_s0ix_enable;
574
Lee Leahy07441b52017-03-09 10:59:25 -0800575 /* Disable monitor mwait since it is broken due to a hardware bug
576 * without a fix
577 */
Bora Guvendik60cc75d2016-07-25 14:44:51 -0700578 silconfig->MonitorMwaitEnable = 0;
579
Venkateswarlu Vinjamuri1a5e32c2016-10-31 17:15:30 -0700580 silconfig->SkipMpInit = 1;
581
Furquan Shaikhcad9b632016-06-20 16:08:42 -0700582 /* Disable setting of EISS bit in FSP. */
583 silconfig->SpiEiss = 0;
Ravi Sarawadi3a21d0f2016-08-10 11:33:56 -0700584
585 /* Disable FSP from locking access to the RTC NVRAM */
586 silconfig->RtcLock = 0;
Venkateswarlu Vinjamuri88df48c2016-09-02 16:04:27 -0700587
588 /* Enable Audio clk gate and power gate */
589 silconfig->HDAudioClkGate = cfg->hdaudio_clk_gate_enable;
590 silconfig->HDAudioPwrGate = cfg->hdaudio_pwr_gate_enable;
591 /* Bios config lockdown Audio clk and power gate */
592 silconfig->BiosCfgLockDown = cfg->hdaudio_bios_config_lockdown;
Hannah Williams3ff14a02017-05-05 16:30:22 -0700593 if (IS_ENABLED(CONFIG_SOC_INTEL_GLK))
594 glk_fsp_silicon_init_params_cb(cfg, silconfig);
595 else
596 apl_fsp_silicon_init_params_cb(cfg, silconfig);
Andrey Petrov70efecd2016-03-04 21:41:13 -0800597}
598
599struct chip_operations soc_intel_apollolake_ops = {
600 CHIP_NAME("Intel Apollolake SOC")
601 .enable_dev = &enable_dev,
Andrey Petrov868679f2016-05-12 19:11:48 -0700602 .init = &soc_init,
603 .final = &soc_final
Andrey Petrov70efecd2016-03-04 21:41:13 -0800604};
605
Andrey Petrova697c192016-12-07 10:47:46 -0800606static void drop_privilege_all(void)
607{
608 /* Drop privilege level on all the CPUs */
Barnali Sarkar66fe0c42017-05-23 18:17:14 +0530609 if (mp_run_on_all_cpus(&cpu_enable_untrusted_mode, 1000) < 0)
Andrey Petrova697c192016-12-07 10:47:46 -0800610 printk(BIOS_ERR, "failed to enable untrusted mode\n");
611}
612
Lee Leahy806fa242016-08-01 13:55:02 -0700613void platform_fsp_notify_status(enum fsp_notify_phase phase)
Andrey Petrov70efecd2016-03-04 21:41:13 -0800614{
Andrey Petrova697c192016-12-07 10:47:46 -0800615 if (phase == END_OF_FIRMWARE) {
616 /* Hide the P2SB device to align with previous behavior. */
Aaron Durbinfadfc2e2016-07-01 16:36:03 -0500617 p2sb_hide();
Andrey Petrova697c192016-12-07 10:47:46 -0800618 /*
619 * As per guidelines BIOS is recommended to drop CPU privilege
620 * level to IA_UNTRUSTED. After that certain device registers
621 * and MSRs become inaccessible supposedly increasing system
622 * security.
623 */
624 drop_privilege_all();
625 }
Andrey Petrov70efecd2016-03-04 21:41:13 -0800626}
627
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700628/*
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800629 * spi_flash init() needs to run unconditionally on every boot (including
630 * resume) to allow write protect to be disabled for eventlog and nvram
631 * updates. This needs to be done as early as possible in ramstage. Thus, add a
632 * callback for entry into BS_PRE_DEVICE.
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700633 */
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800634static void spi_flash_init_cb(void *unused)
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700635{
Barnali Sarkare70142c2017-03-28 16:32:33 +0530636 fast_spi_init();
Furquan Shaikh6ac226d2016-06-15 17:13:20 -0700637}
638
Furquan Shaikhd6c55592016-11-21 12:41:20 -0800639BOOT_STATE_INIT_ENTRY(BS_PRE_DEVICE, BS_ON_ENTRY, spi_flash_init_cb, NULL);