Alexandru Gagniuc | 7e86cd4 | 2015-10-06 10:33:49 -0700 | [diff] [blame] | 1 | config SOC_INTEL_APOLLOLAKE |
| 2 | bool |
Arthur Heymans | 5e8c906 | 2021-06-15 11:19:52 +0200 | [diff] [blame] | 3 | select INTEL_CAR_CQOS |
Alexandru Gagniuc | 7e86cd4 | 2015-10-06 10:33:49 -0700 | [diff] [blame] | 4 | help |
| 5 | Intel Apollolake support |
| 6 | |
Angel Pons | b36100f | 2020-09-07 13:18:10 +0200 | [diff] [blame] | 7 | config SOC_INTEL_GEMINILAKE |
Hannah Williams | 3ff14a0 | 2017-05-05 16:30:22 -0700 | [diff] [blame] | 8 | bool |
| 9 | default n |
| 10 | select SOC_INTEL_APOLLOLAKE |
Furquan Shaikh | 23e8813 | 2020-10-08 23:44:20 -0700 | [diff] [blame] | 11 | select SOC_INTEL_COMMON_BLOCK_CNVI |
Pratik Prajapati | dc194e2 | 2017-08-29 14:27:07 -0700 | [diff] [blame] | 12 | select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT |
| 13 | select SOC_INTEL_COMMON_BLOCK_SGX |
Ravi Sarawadi | 3669a06 | 2018-02-27 13:23:42 -0800 | [diff] [blame] | 14 | select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2 |
Aaron Durbin | 82d0f91 | 2018-04-21 00:16:28 -0600 | [diff] [blame] | 15 | select IDT_IN_EVERY_STAGE |
Aaron Durbin | 5c9df70 | 2018-04-18 01:05:25 -0600 | [diff] [blame] | 16 | select PAGING_IN_CACHE_AS_RAM |
Arthur Heymans | 5e8c906 | 2021-06-15 11:19:52 +0200 | [diff] [blame] | 17 | select INTEL_CAR_NEM |
Hannah Williams | 3ff14a0 | 2017-05-05 16:30:22 -0700 | [diff] [blame] | 18 | help |
| 19 | Intel GLK support |
| 20 | |
Alexandru Gagniuc | 7e86cd4 | 2015-10-06 10:33:49 -0700 | [diff] [blame] | 21 | if SOC_INTEL_APOLLOLAKE |
| 22 | |
| 23 | config CPU_SPECIFIC_OPTIONS |
| 24 | def_bool y |
Aaron Durbin | ed35b7c | 2016-07-13 23:17:38 -0500 | [diff] [blame] | 25 | select ACPI_INTEL_HARDWARE_SLEEP_VALUES |
Nico Huber | 44c6cf6 | 2018-11-24 17:53:17 +0100 | [diff] [blame] | 26 | select ACPI_NO_PCAT_8259 |
Angel Pons | 8e035e3 | 2021-06-22 12:58:20 +0200 | [diff] [blame] | 27 | select ARCH_X86 |
Aaron Durbin | e8e118d | 2016-08-12 15:00:10 -0500 | [diff] [blame] | 28 | select BOOT_DEVICE_SUPPORTS_WRITES |
Alexandru Gagniuc | 7e86cd4 | 2015-10-06 10:33:49 -0700 | [diff] [blame] | 29 | # CPU specific options |
Angel Pons | ae0d8d6 | 2020-09-02 15:00:40 +0200 | [diff] [blame] | 30 | select CPU_INTEL_COMMON |
Alexandru Gagniuc | 7e86cd4 | 2015-10-06 10:33:49 -0700 | [diff] [blame] | 31 | select CPU_INTEL_FIRMWARE_INTERFACE_TABLE |
Michael Niewöhner | fe6070f | 2020-10-04 15:16:04 +0200 | [diff] [blame] | 32 | select CPU_SUPPORTS_PM_TIMER_EMULATION |
Subrata Banik | ccd8700 | 2017-03-08 17:55:26 +0530 | [diff] [blame] | 33 | select PCR_COMMON_IOSF_1_0 |
Alexandru Gagniuc | 7e86cd4 | 2015-10-06 10:33:49 -0700 | [diff] [blame] | 34 | select SSE2 |
| 35 | select SUPPORT_CPU_UCODE_IN_CBFS |
Saurabh Satija | 734aa87 | 2016-06-21 14:22:16 -0700 | [diff] [blame] | 36 | # Audio options |
| 37 | select ACPI_NHLT |
| 38 | select SOC_INTEL_COMMON_NHLT |
Alexandru Gagniuc | 7e86cd4 | 2015-10-06 10:33:49 -0700 | [diff] [blame] | 39 | # Misc options |
Aaron Durbin | 934f433 | 2017-12-15 12:59:18 -0700 | [diff] [blame] | 40 | select CACHE_MRC_SETTINGS |
Ravi Sarawadi | a3d13fbd6 | 2017-04-25 19:30:58 -0700 | [diff] [blame] | 41 | select FSP_PLATFORM_MEMORY_SETTINGS_VERSIONS |
Subrata Banik | 4ed9f9a | 2020-10-31 22:01:55 +0530 | [diff] [blame] | 42 | select FSP_STATUS_GLOBAL_RESET_REQUIRED_5 |
Duncan Laurie | d25dd99 | 2016-06-29 10:47:48 -0700 | [diff] [blame] | 43 | select GENERIC_GPIO_LIB |
Stefan Tauner | ef8b957 | 2018-09-06 00:34:28 +0200 | [diff] [blame] | 44 | select INTEL_DESCRIPTOR_MODE_CAPABLE |
Hannah Williams | d9c84ca | 2016-05-13 00:47:14 -0700 | [diff] [blame] | 45 | select HAVE_SMI_HANDLER |
Angel Pons | b36100f | 2020-09-07 13:18:10 +0200 | [diff] [blame] | 46 | select HAVE_INTEL_FSP_REPO if !SOC_INTEL_GEMINILAKE |
Furquan Shaikh | ffb3a2d | 2016-10-24 15:28:23 -0700 | [diff] [blame] | 47 | select MRC_SETTINGS_PROTECT |
Aaron Durbin | 934f433 | 2017-12-15 12:59:18 -0700 | [diff] [blame] | 48 | select MRC_SETTINGS_VARIABLE_DATA |
Furquan Shaikh | 94b18a1 | 2016-05-04 23:25:16 -0700 | [diff] [blame] | 49 | select NO_XIP_EARLY_STAGES |
Michael Niewöhner | c9a12f2 | 2021-09-24 23:22:51 +0200 | [diff] [blame] | 50 | select NO_PM_ACPI_TIMER |
Andrey Petrov | a697c19 | 2016-12-07 10:47:46 -0800 | [diff] [blame] | 51 | select PARALLEL_MP_AP_WORK |
Alexandru Gagniuc | 7e86cd4 | 2015-10-06 10:33:49 -0700 | [diff] [blame] | 52 | select PCIEXP_ASPM |
| 53 | select PCIEXP_COMMON_CLOCK |
| 54 | select PCIEXP_CLK_PM |
| 55 | select PCIEXP_L1_SUB_STATE |
Hannah Williams | 1177bf5 | 2017-12-13 12:44:26 -0800 | [diff] [blame] | 56 | select PMC_INVALID_READ_AFTER_WRITE |
Julien Viard de Galbert | 2912e8e | 2018-08-14 16:15:26 +0200 | [diff] [blame] | 57 | select PMC_GLOBAL_RESET_ENABLE_LOCK |
Alexandru Gagniuc | 7e86cd4 | 2015-10-06 10:33:49 -0700 | [diff] [blame] | 58 | select REG_SCRIPT |
Subrata Banik | 208587e | 2017-05-19 18:38:24 +0530 | [diff] [blame] | 59 | select SA_ENABLE_IMR |
Alexandru Gagniuc | 7e86cd4 | 2015-10-06 10:33:49 -0700 | [diff] [blame] | 60 | select SOC_INTEL_COMMON |
Shaunak Saha | 60b4618 | 2016-08-02 17:25:13 -0700 | [diff] [blame] | 61 | select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE |
Subrata Banik | fc4c7d8 | 2017-03-03 18:23:59 +0530 | [diff] [blame] | 62 | select SOC_INTEL_COMMON_BLOCK |
Sumeet R Pawnikar | 2adb50d | 2020-05-09 15:37:09 +0530 | [diff] [blame] | 63 | select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT |
Shaunak Saha | bd42780 | 2017-07-18 00:19:33 -0700 | [diff] [blame] | 64 | select SOC_INTEL_COMMON_BLOCK_ACPI |
Arthur Heymans | 5e8c906 | 2021-06-15 11:19:52 +0200 | [diff] [blame] | 65 | select SOC_INTEL_COMMON_BLOCK_CAR |
Subrata Banik | c4986eb | 2018-05-09 14:55:09 +0530 | [diff] [blame] | 66 | select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG |
Barnali Sarkar | 66fe0c4 | 2017-05-23 18:17:14 +0530 | [diff] [blame] | 67 | select SOC_INTEL_COMMON_BLOCK_CPU |
Lijian Zhao | 44e2abf | 2017-10-30 14:27:52 -0700 | [diff] [blame] | 68 | select SOC_INTEL_COMMON_BLOCK_DSP |
Barnali Sarkar | e70142c | 2017-03-28 16:32:33 +0530 | [diff] [blame] | 69 | select SOC_INTEL_COMMON_BLOCK_FAST_SPI |
Hannah Williams | 12bed18 | 2017-05-26 20:31:15 -0700 | [diff] [blame] | 70 | select SOC_INTEL_COMMON_BLOCK_GPIO |
Furquan Shaikh | 2c36889 | 2018-10-18 16:22:37 -0700 | [diff] [blame] | 71 | select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT |
Aaron Durbin | aa2504a | 2017-07-14 16:53:49 -0600 | [diff] [blame] | 72 | select SOC_INTEL_COMMON_BLOCK_GPIO_MULTI_ACPI_DEVICES |
Hannah Williams | 12bed18 | 2017-05-26 20:31:15 -0700 | [diff] [blame] | 73 | select SOC_INTEL_COMMON_BLOCK_GPIO_ITSS_POL_CFG |
| 74 | select SOC_INTEL_COMMON_BLOCK_GPIO_IOSTANDBY |
Subrata Banik | b7b5666 | 2017-11-28 17:54:15 +0530 | [diff] [blame] | 75 | select SOC_INTEL_COMMON_BLOCK_GRAPHICS |
Bora Guvendik | 33117ec | 2017-04-10 15:49:02 -0700 | [diff] [blame] | 76 | select SOC_INTEL_COMMON_BLOCK_ITSS |
Rizwan Qureshi | ae6a4b6 | 2017-04-26 21:06:35 +0530 | [diff] [blame] | 77 | select SOC_INTEL_COMMON_BLOCK_I2C |
Ravi Sarawadi | efa606b | 2017-08-04 16:26:09 -0700 | [diff] [blame] | 78 | select SOC_INTEL_COMMON_BLOCK_LPC |
Aamir Bohra | 138b2a0 | 2017-04-06 20:21:58 +0530 | [diff] [blame] | 79 | select SOC_INTEL_COMMON_BLOCK_LPSS |
Subrata Banik | ccd8700 | 2017-03-08 17:55:26 +0530 | [diff] [blame] | 80 | select SOC_INTEL_COMMON_BLOCK_PCR |
Lijian Zhao | 8aba24d | 2017-10-26 12:16:53 -0700 | [diff] [blame] | 81 | select SOC_INTEL_COMMON_BLOCK_P2SB |
Shaunak Saha | 93cdc8b | 2017-04-18 15:42:09 -0700 | [diff] [blame] | 82 | select SOC_INTEL_COMMON_BLOCK_PMC |
Arthur Heymans | 1ae8cd1 | 2020-11-19 13:59:53 +0100 | [diff] [blame] | 83 | select SOC_INTEL_COMMON_BLOCK_PMC_DISCOVERABLE |
V Sowmya | 45a2138 | 2017-11-27 12:39:10 +0530 | [diff] [blame] | 84 | select SOC_INTEL_COMMON_BLOCK_SRAM |
Subrata Banik | 8bf69d3 | 2017-03-09 13:43:54 +0530 | [diff] [blame] | 85 | select SOC_INTEL_COMMON_BLOCK_RTC |
Aamir Bohra | bf6dfae | 2017-04-07 21:10:27 +0530 | [diff] [blame] | 86 | select SOC_INTEL_COMMON_BLOCK_SA |
Bora Guvendik | 65623b7 | 2017-05-08 16:29:17 -0700 | [diff] [blame] | 87 | select SOC_INTEL_COMMON_BLOCK_SCS |
Aamir Bohra | 4c9cf30 | 2017-05-25 14:38:37 +0530 | [diff] [blame] | 88 | select SOC_INTEL_COMMON_BLOCK_TIMER |
Subrata Banik | 7bc4dc5 | 2018-05-17 18:40:32 +0530 | [diff] [blame] | 89 | select SOC_INTEL_COMMON_BLOCK_TCO |
Aamir Bohra | bf6dfae | 2017-04-07 21:10:27 +0530 | [diff] [blame] | 90 | select SOC_INTEL_COMMON_BLOCK_UART |
Subrata Banik | 4aaa7e3 | 2017-04-24 11:54:34 +0530 | [diff] [blame] | 91 | select SOC_INTEL_COMMON_BLOCK_XDCI |
Subrata Banik | 73b1797 | 2017-04-24 10:25:56 +0530 | [diff] [blame] | 92 | select SOC_INTEL_COMMON_BLOCK_XHCI |
Karthikeyan Ramasubramanian | f84c103 | 2019-03-20 13:15:00 -0600 | [diff] [blame] | 93 | select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG |
Brandon Breitenstein | a86d1b8 | 2017-06-08 17:32:02 -0700 | [diff] [blame] | 94 | select SOC_INTEL_COMMON_BLOCK_SMM |
Subrata Banik | 15129b4 | 2017-11-07 17:50:48 +0530 | [diff] [blame] | 95 | select SOC_INTEL_COMMON_BLOCK_SPI |
Marshall Dawson | 0cc28d7 | 2017-12-12 12:24:19 -0700 | [diff] [blame] | 96 | select SOC_INTEL_COMMON_BLOCK_CSE |
Maxim Polyakov | 0c5dd9f | 2020-08-14 19:24:12 +0300 | [diff] [blame] | 97 | select SOC_INTEL_COMMON_BLOCK_SMBUS |
Subrata Banik | 4ed9f9a | 2020-10-31 22:01:55 +0530 | [diff] [blame] | 98 | select SOC_INTEL_COMMON_FSP_RESET |
Arthur Heymans | 6da7fa2 | 2021-06-23 10:52:01 +0200 | [diff] [blame] | 99 | select SOC_INTEL_NO_BOOTGUARD_MSR |
Maxim Polyakov | 0c5dd9f | 2020-08-14 19:24:12 +0300 | [diff] [blame] | 100 | select SOUTHBRIDGE_INTEL_COMMON_SMBUS |
Alexandru Gagniuc | 7e86cd4 | 2015-10-06 10:33:49 -0700 | [diff] [blame] | 101 | select UDELAY_TSC |
Hannah Williams | b13d454 | 2016-03-14 17:38:51 -0700 | [diff] [blame] | 102 | select TSC_MONOTONIC_TIMER |
Andrey Petrov | 0d18791 | 2016-02-25 18:39:38 -0800 | [diff] [blame] | 103 | select PLATFORM_USES_FSP2_0 |
Angel Pons | b36100f | 2020-09-07 13:18:10 +0200 | [diff] [blame] | 104 | select UDK_2015_BINDING if !SOC_INTEL_GEMINILAKE |
| 105 | select UDK_2017_BINDING if SOC_INTEL_GEMINILAKE |
Patrick Rudolph | f677d17 | 2018-10-01 19:17:11 +0200 | [diff] [blame] | 106 | select SOC_INTEL_COMMON_RESET |
Furquan Shaikh | b13bd1e | 2020-09-21 22:44:27 +0000 | [diff] [blame] | 107 | select HAVE_CF9_RESET_PREPARE |
Nico Huber | 29cc331 | 2018-06-06 17:40:02 +0200 | [diff] [blame] | 108 | select INTEL_GMA_ADD_VBT if RUN_FSP_GOP |
Nico Huber | 2e7f6cc | 2017-05-22 15:58:03 +0200 | [diff] [blame] | 109 | select HAVE_FSP_GOP |
Wim Vervoorn | d137150 | 2019-12-17 14:10:16 +0100 | [diff] [blame] | 110 | select HAVE_FSP_LOGO_SUPPORT |
Ravi Sarawadi | 92b487d | 2017-11-29 16:11:32 -0800 | [diff] [blame] | 111 | select NO_UART_ON_SUPERIO |
Patrick Rudolph | c7edf18 | 2017-09-26 19:34:35 +0200 | [diff] [blame] | 112 | select INTEL_GMA_ACPI |
| 113 | select INTEL_GMA_SWSMISCI |
Harshit Sharma | 7fe5ea4 | 2020-08-03 23:25:36 -0700 | [diff] [blame] | 114 | select HAVE_ASAN_IN_ROMSTAGE |
Raul E Rangel | e92a982 | 2021-06-24 16:54:27 -0600 | [diff] [blame] | 115 | # This SoC does not map SPI flash like many previous SoC. Therefore we |
| 116 | # provide a custom media driver that facilitates mapping |
| 117 | select X86_CUSTOM_BOOTMEDIA |
Zhao, Lijian | d8d42c2 | 2016-03-14 14:19:22 -0700 | [diff] [blame] | 118 | |
Angel Pons | f4779e8 | 2020-09-07 13:40:47 +0200 | [diff] [blame] | 119 | config MAX_CPUS |
| 120 | int |
Angel Pons | c6c9b9c | 2020-09-07 13:45:53 +0200 | [diff] [blame] | 121 | default 4 |
Angel Pons | f4779e8 | 2020-09-07 13:40:47 +0200 | [diff] [blame] | 122 | |
Julius Werner | 58c3938 | 2017-02-13 17:53:29 -0800 | [diff] [blame] | 123 | config VBOOT |
| 124 | select VBOOT_SEPARATE_VERSTAGE |
Joel Kitching | 6672bd8 | 2019-04-10 16:06:21 +0800 | [diff] [blame] | 125 | select VBOOT_MUST_REQUEST_DISPLAY |
Furquan Shaikh | 87b1bcc | 2016-07-22 12:57:51 -0700 | [diff] [blame] | 126 | select VBOOT_STARTS_IN_BOOTBLOCK |
Furquan Shaikh | 2a12e2e | 2016-07-25 11:48:03 -0700 | [diff] [blame] | 127 | select VBOOT_VBNV_CMOS |
| 128 | select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH |
Furquan Shaikh | 87b1bcc | 2016-07-22 12:57:51 -0700 | [diff] [blame] | 129 | |
Aaron Durbin | 80a3df2 | 2016-04-27 23:05:52 -0500 | [diff] [blame] | 130 | config TPM_ON_FAST_SPI |
| 131 | bool |
| 132 | default n |
Philipp Deppenwiese | c07f8fb | 2018-02-27 19:40:52 +0100 | [diff] [blame] | 133 | depends on MAINBOARD_HAS_LPC_TPM |
Aaron Durbin | 80a3df2 | 2016-04-27 23:05:52 -0500 | [diff] [blame] | 134 | help |
| 135 | TPM part is conntected on Fast SPI interface, but the LPC MMIO |
| 136 | TPM transactions are decoded and serialized over the SPI interface. |
| 137 | |
Subrata Banik | ccd8700 | 2017-03-08 17:55:26 +0530 | [diff] [blame] | 138 | config PCR_BASE_ADDRESS |
| 139 | hex |
Alexandru Gagniuc | dfc2b31 | 2015-10-06 17:16:41 -0700 | [diff] [blame] | 140 | default 0xd0000000 |
Subrata Banik | ccd8700 | 2017-03-08 17:55:26 +0530 | [diff] [blame] | 141 | help |
| 142 | This option allows you to select MMIO Base Address of sideband bus. |
Alexandru Gagniuc | dfc2b31 | 2015-10-06 17:16:41 -0700 | [diff] [blame] | 143 | |
| 144 | config DCACHE_RAM_BASE |
Arthur Heymans | 3038b48 | 2017-06-13 14:05:09 +0200 | [diff] [blame] | 145 | hex |
Alexandru Gagniuc | dfc2b31 | 2015-10-06 17:16:41 -0700 | [diff] [blame] | 146 | default 0xfef00000 |
| 147 | |
| 148 | config DCACHE_RAM_SIZE |
Arthur Heymans | 3038b48 | 2017-06-13 14:05:09 +0200 | [diff] [blame] | 149 | hex |
Angel Pons | b36100f | 2020-09-07 13:18:10 +0200 | [diff] [blame] | 150 | default 0x100000 if SOC_INTEL_GEMINILAKE |
Andrey Petrov | 0dde291 | 2016-06-27 15:21:26 -0700 | [diff] [blame] | 151 | default 0xc0000 |
Alexandru Gagniuc | dfc2b31 | 2015-10-06 17:16:41 -0700 | [diff] [blame] | 152 | help |
| 153 | The size of the cache-as-ram region required during bootblock |
| 154 | and/or romstage. |
| 155 | |
| 156 | config DCACHE_BSP_STACK_SIZE |
| 157 | hex |
| 158 | default 0x4000 |
| 159 | help |
| 160 | The amount of anticipated stack usage in CAR by bootblock and |
| 161 | other stages. |
| 162 | |
Aaron Durbin | 551e4be | 2018-04-10 09:24:54 -0600 | [diff] [blame] | 163 | config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ |
Duncan Laurie | ff8bce0 | 2016-06-27 10:57:13 -0700 | [diff] [blame] | 164 | int |
Aaron Durbin | 24de597 | 2018-04-10 09:28:42 -0600 | [diff] [blame] | 165 | default 100 |
Duncan Laurie | ff8bce0 | 2016-06-27 10:57:13 -0700 | [diff] [blame] | 166 | |
Michael Niewöhner | dadcbfb | 2020-10-04 14:48:05 +0200 | [diff] [blame] | 167 | config CPU_XTAL_HZ |
| 168 | default 19200000 |
| 169 | |
Chris Ching | b8dc63b | 2017-12-06 14:26:15 -0700 | [diff] [blame] | 170 | config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ |
| 171 | int |
Aaron Durbin | 24de597 | 2018-04-10 09:28:42 -0600 | [diff] [blame] | 172 | default 133 |
Chris Ching | b8dc63b | 2017-12-06 14:26:15 -0700 | [diff] [blame] | 173 | |
Aaron Durbin | ada13ed | 2016-02-11 14:47:33 -0600 | [diff] [blame] | 174 | # 32KiB bootblock is all that is mapped in by the CSE at top of 4GiB. |
| 175 | config C_ENV_BOOTBLOCK_SIZE |
| 176 | hex |
| 177 | default 0x8000 |
| 178 | |
Andrey Petrov | b483146 | 2016-02-25 17:42:25 -0800 | [diff] [blame] | 179 | config ROMSTAGE_ADDR |
| 180 | hex |
Andrey Petrov | 7f72c9b | 2016-06-24 18:15:09 -0700 | [diff] [blame] | 181 | default 0xfef20000 |
Andrey Petrov | b483146 | 2016-02-25 17:42:25 -0800 | [diff] [blame] | 182 | help |
| 183 | The base address (in CAR) where romstage should be linked |
| 184 | |
Aaron Durbin | bef75e7 | 2016-05-26 11:00:44 -0500 | [diff] [blame] | 185 | config VERSTAGE_ADDR |
| 186 | hex |
Andrey Petrov | 7f72c9b | 2016-06-24 18:15:09 -0700 | [diff] [blame] | 187 | default 0xfef40000 |
Aaron Durbin | bef75e7 | 2016-05-26 11:00:44 -0500 | [diff] [blame] | 188 | help |
| 189 | The base address (in CAR) where verstage should be linked |
| 190 | |
Patrick Georgi | 6539e10 | 2018-09-13 11:48:43 -0400 | [diff] [blame] | 191 | config FSP_HEADER_PATH |
Angel Pons | b36100f | 2020-09-07 13:18:10 +0200 | [diff] [blame] | 192 | default "src/vendorcode/intel/fsp/fsp2_0/glk" if SOC_INTEL_GEMINILAKE |
Patrick Georgi | 6539e10 | 2018-09-13 11:48:43 -0400 | [diff] [blame] | 193 | default "3rdparty/fsp/ApolloLakeFspBinPkg/Include/" |
| 194 | |
| 195 | config FSP_FD_PATH |
Patrick Georgi | 6539e10 | 2018-09-13 11:48:43 -0400 | [diff] [blame] | 196 | default "3rdparty/fsp/ApolloLakeFspBinPkg/FspBin/Fsp.fd" |
| 197 | |
Andrey Petrov | 79091db7 | 2016-05-17 00:03:27 -0700 | [diff] [blame] | 198 | config FSP_M_ADDR |
| 199 | hex |
Andrey Petrov | 7f72c9b | 2016-06-24 18:15:09 -0700 | [diff] [blame] | 200 | default 0xfef40000 |
Andrey Petrov | 79091db7 | 2016-05-17 00:03:27 -0700 | [diff] [blame] | 201 | help |
| 202 | The address FSP-M will be relocated to during build time |
| 203 | |
Aaron Durbin | 9f444c3 | 2016-05-20 10:48:44 -0500 | [diff] [blame] | 204 | config NEED_LBP2 |
| 205 | bool "Write contents for logical boot partition 2." |
| 206 | default n |
| 207 | help |
| 208 | Write the contents from a file into the logical boot partition 2 |
| 209 | region defined by LBP2_FMAP_NAME. |
| 210 | |
| 211 | config LBP2_FMAP_NAME |
| 212 | string "Name of FMAP region to put logical boot partition 2" |
| 213 | depends on NEED_LBP2 |
| 214 | default "SIGN_CSE" |
| 215 | help |
| 216 | Name of FMAP region to write logical boot partition 2 data. |
| 217 | |
Jeremy Compostella | 0f9858f | 2019-12-12 14:39:11 -0700 | [diff] [blame] | 218 | config LBP2_FROM_IFWI |
| 219 | bool "Extract the LBP2 from the IFWI binary" |
| 220 | depends on NEED_LBP2 |
| 221 | default n |
| 222 | help |
| 223 | The Logical Boot Partition will be automatically extracted |
| 224 | from the supplied IFWI binary |
| 225 | |
Aaron Durbin | 9f444c3 | 2016-05-20 10:48:44 -0500 | [diff] [blame] | 226 | config LBP2_FILE_NAME |
| 227 | string "Path of file to write to logical boot partition 2 region" |
Jeremy Compostella | 0f9858f | 2019-12-12 14:39:11 -0700 | [diff] [blame] | 228 | depends on NEED_LBP2 && !LBP2_FROM_IFWI |
Patrick Georgi | b8fba86 | 2020-06-17 21:06:53 +0200 | [diff] [blame] | 229 | default "3rdparty/blobs/mainboard/\$(CONFIG_MAINBOARD_DIR)/lbp2.bin" |
Aaron Durbin | 9f444c3 | 2016-05-20 10:48:44 -0500 | [diff] [blame] | 230 | help |
| 231 | Name of file to store in the logical boot partition 2 region. |
| 232 | |
Furquan Shaikh | 7043bf3 | 2016-05-28 12:57:05 -0700 | [diff] [blame] | 233 | config NEED_IFWI |
| 234 | bool "Write content into IFWI region" |
| 235 | default n |
| 236 | help |
| 237 | Write the content from a file into IFWI region defined by |
| 238 | IFWI_FMAP_NAME. |
| 239 | |
| 240 | config IFWI_FMAP_NAME |
| 241 | string "Name of FMAP region to pull IFWI into" |
| 242 | depends on NEED_IFWI |
| 243 | default "IFWI" |
| 244 | help |
| 245 | Name of FMAP region to write IFWI. |
| 246 | |
| 247 | config IFWI_FILE_NAME |
| 248 | string "Path of file to write to IFWI region" |
| 249 | depends on NEED_IFWI |
Patrick Georgi | b8fba86 | 2020-06-17 21:06:53 +0200 | [diff] [blame] | 250 | default "3rdparty/blobs/mainboard/\$(CONFIG_MAINBOARD_DIR)/ifwi.bin" |
Furquan Shaikh | 7043bf3 | 2016-05-28 12:57:05 -0700 | [diff] [blame] | 251 | help |
| 252 | Name of file to store in the IFWI region. |
| 253 | |
Sathyanarayana Nujella | c446704 | 2016-10-26 17:38:49 -0700 | [diff] [blame] | 254 | config HEAP_SIZE |
| 255 | hex |
| 256 | default 0x8000 |
| 257 | |
Sathyanarayana Nujella | 3e0a3fb | 2016-10-26 17:31:36 -0700 | [diff] [blame] | 258 | config NHLT_DMIC_1CH_16B |
| 259 | bool |
| 260 | depends on ACPI_NHLT |
| 261 | default n |
| 262 | help |
| 263 | Include DSP firmware settings for 1 channel 16B DMIC array. |
| 264 | |
Saurabh Satija | 734aa87 | 2016-06-21 14:22:16 -0700 | [diff] [blame] | 265 | config NHLT_DMIC_2CH_16B |
| 266 | bool |
| 267 | depends on ACPI_NHLT |
| 268 | default n |
| 269 | help |
| 270 | Include DSP firmware settings for 2 channel 16B DMIC array. |
| 271 | |
Sathyanarayana Nujella | 3e0a3fb | 2016-10-26 17:31:36 -0700 | [diff] [blame] | 272 | config NHLT_DMIC_4CH_16B |
| 273 | bool |
| 274 | depends on ACPI_NHLT |
| 275 | default n |
| 276 | help |
| 277 | Include DSP firmware settings for 4 channel 16B DMIC array. |
| 278 | |
Saurabh Satija | 734aa87 | 2016-06-21 14:22:16 -0700 | [diff] [blame] | 279 | config NHLT_MAX98357 |
| 280 | bool |
| 281 | depends on ACPI_NHLT |
| 282 | default n |
| 283 | help |
| 284 | Include DSP firmware settings for headset codec. |
| 285 | |
| 286 | config NHLT_DA7219 |
| 287 | bool |
| 288 | depends on ACPI_NHLT |
| 289 | default n |
| 290 | help |
| 291 | Include DSP firmware settings for headset codec. |
Subrata Banik | fc4c7d8 | 2017-03-03 18:23:59 +0530 | [diff] [blame] | 292 | |
Naveen Manohar | 532b8d5 | 2018-04-27 15:24:45 +0530 | [diff] [blame] | 293 | config NHLT_RT5682 |
| 294 | bool |
| 295 | depends on ACPI_NHLT |
| 296 | default n |
| 297 | help |
| 298 | Include DSP firmware settings for headset codec. |
Subrata Banik | 8e1c12f1 | 2017-03-10 13:51:11 +0530 | [diff] [blame] | 299 | # |
| 300 | # Each bit in QOS mask controls this many bytes. This is calculated as: |
| 301 | # (CACHE_WAYS / CACHE_BITS_PER_MASK) * CACHE_LINE_SIZE * CACHE_SETS |
| 302 | # |
| 303 | |
| 304 | config CACHE_QOS_SIZE_PER_BIT |
| 305 | hex |
| 306 | default 0x20000 # 128 KB |
| 307 | |
| 308 | config L2_CACHE_SIZE |
| 309 | hex |
Angel Pons | b36100f | 2020-09-07 13:18:10 +0200 | [diff] [blame] | 310 | default 0x400000 if SOC_INTEL_GEMINILAKE |
Subrata Banik | 8e1c12f1 | 2017-03-10 13:51:11 +0530 | [diff] [blame] | 311 | default 0x100000 |
| 312 | |
Brandon Breitenstein | 135eae9 | 2016-09-30 13:57:12 -0700 | [diff] [blame] | 313 | config SMM_RESERVED_SIZE |
| 314 | hex |
| 315 | default 0x100000 |
| 316 | |
Andrey Petrov | 4c5b31e | 2016-11-06 23:43:57 -0800 | [diff] [blame] | 317 | config IFD_CHIPSET |
| 318 | string |
Angel Pons | b36100f | 2020-09-07 13:18:10 +0200 | [diff] [blame] | 319 | default "glk" if SOC_INTEL_GEMINILAKE |
Andrey Petrov | 4c5b31e | 2016-11-06 23:43:57 -0800 | [diff] [blame] | 320 | default "aplk" |
| 321 | |
Aamir Bohra | 22b2c79 | 2017-06-02 19:07:56 +0530 | [diff] [blame] | 322 | config CPU_BCLK_MHZ |
| 323 | int |
| 324 | default 100 |
| 325 | |
Nico Huber | 9995418 | 2019-05-29 23:33:06 +0200 | [diff] [blame] | 326 | config CONSOLE_UART_BASE_ADDRESS |
| 327 | hex |
| 328 | default 0xddffc000 |
| 329 | depends on INTEL_LPSS_UART_FOR_CONSOLE |
| 330 | |
Mario Scheithauer | 38b6100 | 2017-07-25 10:52:41 +0200 | [diff] [blame] | 331 | config APL_SKIP_SET_POWER_LIMITS |
| 332 | bool |
| 333 | default n |
| 334 | help |
| 335 | Some Apollo Lake mainboards do not need the Running Average Power |
| 336 | Limits (RAPL) algorithm for a constant power management. |
| 337 | Set this config option to skip the RAPL configuration. |
| 338 | |
Werner Zeh | 2636186 | 2018-11-21 12:36:21 +0100 | [diff] [blame] | 339 | config APL_SET_MIN_CLOCK_RATIO |
| 340 | bool |
| 341 | depends on !APL_SKIP_SET_POWER_LIMITS |
| 342 | default n |
| 343 | help |
| 344 | If the power budget of the mainboard is limited, it can be useful to |
| 345 | limit the CPU power dissipation at the cost of performance by setting |
| 346 | the lowest possible CPU clock. Enable this option if you need smallest |
| 347 | possible CPU clock. This setting can be overruled by the OS if it has an |
| 348 | p-state driver which can adjust the clock to its need. |
| 349 | |
Furquan Shaikh | 3406dd6 | 2017-08-04 15:58:26 -0700 | [diff] [blame] | 350 | # M and N divisor values for clock frequency configuration. |
| 351 | # These values get us a 1.836 MHz clock (ideally we want 1.843 MHz) |
| 352 | config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL |
| 353 | hex |
| 354 | default 0x25a |
| 355 | |
| 356 | config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL |
| 357 | hex |
| 358 | default 0x7fff |
| 359 | |
Bora Guvendik | 94aed8d | 2017-11-03 12:40:25 -0700 | [diff] [blame] | 360 | config SOC_ESPI |
| 361 | bool |
| 362 | default n |
| 363 | help |
| 364 | Use eSPI bus instead of LPC |
| 365 | |
Ravi Sarawadi | 3669a06 | 2018-02-27 13:23:42 -0800 | [diff] [blame] | 366 | config SOC_INTEL_COMMON_BLOCK_GSPI_MAX |
| 367 | int |
| 368 | default 3 |
| 369 | |
Subrata Banik | c4986eb | 2018-05-09 14:55:09 +0530 | [diff] [blame] | 370 | config SOC_INTEL_I2C_DEV_MAX |
| 371 | int |
| 372 | default 8 |
| 373 | |
Aaron Durbin | 5c9df70 | 2018-04-18 01:05:25 -0600 | [diff] [blame] | 374 | # Don't include the early page tables in RW_A or RW_B cbfs regions |
| 375 | config RO_REGION_ONLY |
| 376 | string |
| 377 | default "pdpt pt" |
| 378 | |
Matt DeVillier | d7ef450 | 2020-04-21 01:23:10 -0500 | [diff] [blame] | 379 | config INTEL_GMA_PANEL_2 |
| 380 | bool |
| 381 | default n |
| 382 | |
| 383 | config INTEL_GMA_BCLV_OFFSET |
| 384 | default 0xc8358 if INTEL_GMA_PANEL_2 |
| 385 | default 0xc8258 |
| 386 | |
| 387 | config INTEL_GMA_BCLV_WIDTH |
| 388 | default 32 |
| 389 | |
| 390 | config INTEL_GMA_BCLM_OFFSET |
| 391 | default 0xc8354 if INTEL_GMA_PANEL_2 |
| 392 | default 0xc8254 |
| 393 | |
| 394 | config INTEL_GMA_BCLM_WIDTH |
| 395 | default 32 |
| 396 | |
Alexandru Gagniuc | 7e86cd4 | 2015-10-06 10:33:49 -0700 | [diff] [blame] | 397 | endif |