blob: 1198191962f9b56d494ab0b43527a72ffc790c42 [file] [log] [blame]
Chris Wang5547c372017-10-05 21:57:16 +08001chip soc/intel/skylake
2
Matt DeVillier8f424722019-11-27 22:55:43 -06003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Chris Wang5547c372017-10-05 21:57:16 +08006 # Deep Sx states
7 register "deep_s3_enable_ac" = "0"
Furquan Shaikhd37107e2017-11-08 11:28:10 -08008 register "deep_s3_enable_dc" = "0"
Chris Wang5547c372017-10-05 21:57:16 +08009 register "deep_s5_enable_ac" = "1"
10 register "deep_s5_enable_dc" = "1"
Furquan Shaikh9d867af2017-12-03 21:45:47 -080011 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
Chris Wang5547c372017-10-05 21:57:16 +080012
13 # GPE configuration
14 # Note that GPE events called out in ASL code rely on this
15 # route. i.e. If this route changes then the affected GPE
16 # offset bits also need to be changed.
17 register "gpe0_dw0" = "GPP_B"
18 register "gpe0_dw1" = "GPP_D"
19 register "gpe0_dw2" = "GPP_E"
20
21 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
22 register "gen1_dec" = "0x00fc0801"
23 register "gen2_dec" = "0x000c0201"
24 # EC memory map range is 0x900-0x9ff
25 register "gen3_dec" = "0x00fc0901"
26
Seunghwan Kim3f0c7242018-02-13 16:58:00 +090027 # Enable DPTF
28 register "dptf_enable" = "1"
29
Chris Wang5547c372017-10-05 21:57:16 +080030 # Enable S0ix
31 register "s0ix_enable" = "1"
32
33 # FSP Configuration
Chris Wang5547c372017-10-05 21:57:16 +080034 register "SataSalpSupport" = "0"
Chris Wang5547c372017-10-05 21:57:16 +080035 register "SataPortsEnable[0]" = "0"
Chris Wang5547c372017-10-05 21:57:16 +080036 register "DspEnable" = "1"
37 register "IoBufferOwnership" = "3"
Chris Wang5547c372017-10-05 21:57:16 +080038 register "SsicPortEnable" = "0"
Chris Wang5547c372017-10-05 21:57:16 +080039 register "ScsEmmcHs400Enabled" = "1"
Chris Wang5547c372017-10-05 21:57:16 +080040 register "SkipExtGfxScan" = "1"
Angel Pons6fadde02021-04-04 16:11:53 +020041 register "SaGv" = "SaGv_Enabled"
Chris Wang5547c372017-10-05 21:57:16 +080042 register "PmConfigSlpS3MinAssert" = "2" # 50ms
43 register "PmConfigSlpS4MinAssert" = "1" # 1s
44 register "PmConfigSlpSusMinAssert" = "1" # 500ms
45 register "PmConfigSlpAMinAssert" = "3" # 2s
Chris Wang5547c372017-10-05 21:57:16 +080046
Chris Wang51de1802017-11-24 13:43:50 +080047 # VR Slew rate setting for improving audible noise
48 register "AcousticNoiseMitigation" = "1"
49 register "FastPkgCRampDisableIa" = "1"
50 register "FastPkgCRampDisableGt" = "1"
51 register "FastPkgCRampDisableSa" = "1"
52 register "SlowSlewRateForIa" = "3" # Fast/16
53 register "SlowSlewRateForGt" = "3" # Fast/16
Seunghwan Kim3dd88f12018-02-27 14:27:26 +090054 register "SlowSlewRateForSa" = "2" # Fast/8
55
Chris Wang5547c372017-10-05 21:57:16 +080056 # VR Settings Configuration for 4 Domains
57 #+----------------+-------+-------+-------+-------+
58 #| Domain/Setting | SA | IA | GTUS | GTS |
59 #+----------------+-------+-------+-------+-------+
60 #| Psi1Threshold | 20A | 20A | 20A | 20A |
61 #| Psi2Threshold | 2A | 2A | 2A | 2A |
62 #| Psi3Threshold | 1A | 1A | 1A | 1A |
63 #| Psi3Enable | 1 | 1 | 1 | 1 |
64 #| Psi4Enable | 1 | 1 | 1 | 1 |
65 #| ImonSlope | 0 | 0 | 0 | 0 |
66 #| ImonOffset | 0 | 0 | 0 | 0 |
67 #| IccMax | 5A | 24A | 24A | 24A |
68 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
69 #| AcLoadline | 15 | 5.7 | 5.5 | 5.5 |
70 #| DcLoadline | 14.3 | 4.83 | 4.2 | 4.2 |
71 #+----------------+-------+-------+-------+-------+
72 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
73 .vr_config_enable = 1,
74 .psi1threshold = VR_CFG_AMP(20),
75 .psi2threshold = VR_CFG_AMP(2),
76 .psi3threshold = VR_CFG_AMP(1),
77 .psi3enable = 1,
78 .psi4enable = 1,
79 .imon_slope = 0x0,
80 .imon_offset = 0x0,
81 .icc_max = VR_CFG_AMP(5),
82 .voltage_limit = 1520,
83 .ac_loadline = 1500,
84 .dc_loadline = 1430,
85 }"
86
87 register "domain_vr_config[VR_IA_CORE]" = "{
88 .vr_config_enable = 1,
89 .psi1threshold = VR_CFG_AMP(20),
90 .psi2threshold = VR_CFG_AMP(2),
91 .psi3threshold = VR_CFG_AMP(1),
92 .psi3enable = 1,
93 .psi4enable = 1,
94 .imon_slope = 0x0,
95 .imon_offset = 0x0,
96 .icc_max = VR_CFG_AMP(24),
97 .voltage_limit = 1520,
98 .ac_loadline = 570,
99 .dc_loadline = 483,
100 }"
101
102 register "domain_vr_config[VR_GT_UNSLICED]" = "{
103 .vr_config_enable = 1,
104 .psi1threshold = VR_CFG_AMP(20),
105 .psi2threshold = VR_CFG_AMP(2),
106 .psi3threshold = VR_CFG_AMP(1),
107 .psi3enable = 1,
108 .psi4enable = 1,
109 .imon_slope = 0x0,
110 .imon_offset = 0x0,
111 .icc_max = VR_CFG_AMP(24),
112 .voltage_limit = 1520,
113 .ac_loadline = 550,
114 .dc_loadline = 420,
115 }"
116
117 register "domain_vr_config[VR_GT_SLICED]" = "{
118 .vr_config_enable = 1,
119 .psi1threshold = VR_CFG_AMP(20),
120 .psi2threshold = VR_CFG_AMP(2),
121 .psi3threshold = VR_CFG_AMP(1),
122 .psi3enable = 1,
123 .psi4enable = 1,
124 .imon_slope = 0x0,
125 .imon_offset = 0x0,
126 .icc_max = VR_CFG_AMP(24),
127 .voltage_limit = 1520,
128 .ac_loadline = 550,
129 .dc_loadline = 420,
130 }"
131
132 # Enable Root port 1.
133 register "PcieRpEnable[0]" = "1"
134 # Enable CLKREQ#
135 register "PcieRpClkReqSupport[0]" = "1"
136 # RP 1 uses SRCCLKREQ1#
137 register "PcieRpClkReqNumber[0]" = "1"
Angel Ponse16692e2020-08-03 12:54:48 +0200138 # RP 1 uses uses CLK SRC 1
139 register "PcieRpClkSrcNumber[0]" = "1"
Furquan Shaikh9c12e902017-12-17 20:31:18 -0800140 # RP 1, Enable Advanced Error Reporting
141 register "PcieRpAdvancedErrorReporting[0]" = "1"
142 # RP 1, Enable Latency Tolerance Reporting Mechanism
143 register "PcieRpLtrEnable[0]" = "1"
Chris Wang5547c372017-10-05 21:57:16 +0800144
Seunghwan Kim635e5122018-06-14 12:39:56 +0900145 register "usb2_ports[0]" = "USB2_PORT_LONG(OC1)" # Type-C Port 1
146 register "usb2_ports[1]" = "USB2_PORT_SHORT(OC2)" # Type-A Port
sh.kim35325e12017-12-01 16:09:50 +0900147 register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth
Seunghwan Kim635e5122018-06-14 12:39:56 +0900148 register "usb2_ports[4]" = "USB2_PORT_LONG(OC0)" # Type-C Port 2
sh.kim35325e12017-12-01 16:09:50 +0900149 register "usb2_ports[6]" = "USB2_PORT_SHORT(OC_SKIP)" # H1
150 register "usb2_ports[8]" = "USB2_PORT_SHORT(OC_SKIP)" # Camera
Chris Wang5547c372017-10-05 21:57:16 +0800151
Seunghwan Kim635e5122018-06-14 12:39:56 +0900152 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 1
153 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 2
154 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC2)" # Type-A Port
Seunghwan Kime5a9e602018-06-15 10:20:25 +0900155 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # LTE module
Chris Wang5547c372017-10-05 21:57:16 +0800156
Subrata Banikc4986eb2018-05-09 14:55:09 +0530157 # Intel Common SoC Config
158 #+-------------------+---------------------------+
159 #| Field | Value |
160 #+-------------------+---------------------------+
Subrata Banikc4986eb2018-05-09 14:55:09 +0530161 #| I2C0 | Touchscreen |
162 #| I2C1 | cr50 TPM. Early init is |
163 #| | required to set up a BAR |
164 #| | for TPM communication |
165 #| | before memory is up |
166 #| I2C2 | Trackpad |
167 #| I2C3 | Pen |
168 #| I2C4 | Camera |
169 #| I2C5 | Audio |
Subrata Banikc077b222019-08-01 10:50:35 +0530170 #| pch_thermal_trip | PCH Trip Temperature |
Subrata Banikc4986eb2018-05-09 14:55:09 +0530171 #+-------------------+---------------------------+
172 register "common_soc_config" = "{
Subrata Banikc4986eb2018-05-09 14:55:09 +0530173 .i2c[0] = {
Chris Wang5220e5f2017-11-24 14:00:48 +0800174 .speed = I2C_SPEED_FAST,
Subrata Banikc4986eb2018-05-09 14:55:09 +0530175 .speed_config[0] = {
176 .speed = I2C_SPEED_FAST,
177 .scl_lcnt = 180,
178 .scl_hcnt = 90,
179 .sda_hold = 36,
180 },
181 },
182 .i2c[1] = {
183 .early_init = 1,
184 .speed = I2C_SPEED_FAST,
185 .speed_config[0] = {
186 .speed = I2C_SPEED_FAST,
187 .scl_lcnt = 185,
188 .scl_hcnt = 90,
189 .sda_hold = 36,
190 },
191 },
192 .i2c[2] = {
193 .speed = I2C_SPEED_FAST,
194 .speed_config[0] = {
195 .speed = I2C_SPEED_FAST,
196 .scl_lcnt = 190,
197 .scl_hcnt = 100,
198 .sda_hold = 36,
199 },
200 },
201 .i2c[3] = {
202 .speed = I2C_SPEED_FAST,
203 .speed_config[0] = {
204 .speed = I2C_SPEED_FAST,
205 .scl_lcnt = 185,
206 .scl_hcnt = 90,
207 .sda_hold = 36,
208 },
209 },
210 .i2c[4] = {
211 .speed = I2C_SPEED_FAST,
212 .speed_config[0] = {
213 .speed = I2C_SPEED_FAST,
214 .scl_lcnt = 190,
215 .scl_hcnt = 100,
216 .sda_hold = 36,
217 },
218 },
219 .i2c[5] = {
220 .speed = I2C_SPEED_FAST,
221 .speed_config[0] = {
222 .speed = I2C_SPEED_FAST,
223 .scl_lcnt = 190,
224 .scl_hcnt = 100,
225 .sda_hold = 36,
226 },
Chris Wang5220e5f2017-11-24 14:00:48 +0800227 },
Subrata Banikc077b222019-08-01 10:50:35 +0530228 .pch_thermal_trip = 75,
Chris Wang5220e5f2017-11-24 14:00:48 +0800229 }"
Chris Wang5547c372017-10-05 21:57:16 +0800230
Subrata Banikc4986eb2018-05-09 14:55:09 +0530231 # Touch Screen
232 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
233
Chris Wang5547c372017-10-05 21:57:16 +0800234 # H1
235 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3"
Chris Wang5547c372017-10-05 21:57:16 +0800236
237 # Trackpad
238 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
239
240 # Pen
241 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
242
243 # Camera
244 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
245
246 # Audio
247 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8"
Chris Wang5547c372017-10-05 21:57:16 +0800248
249 # Must leave UART0 enabled or SD/eMMC will not work as PCI
250 register "SerialIoDevMode" = "{
251 [PchSerialIoIndexI2C0] = PchSerialIoPci,
252 [PchSerialIoIndexI2C1] = PchSerialIoPci,
253 [PchSerialIoIndexI2C2] = PchSerialIoPci,
254 [PchSerialIoIndexI2C3] = PchSerialIoPci,
255 [PchSerialIoIndexI2C4] = PchSerialIoPci,
256 [PchSerialIoIndexI2C5] = PchSerialIoPci,
257 [PchSerialIoIndexSpi0] = PchSerialIoDisabled,
258 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
Furquan Shaikh8a1f0952018-01-24 13:14:33 -0800259 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
Chris Wang5547c372017-10-05 21:57:16 +0800260 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
261 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
262 }"
263
Chris Wang5547c372017-10-05 21:57:16 +0800264 # PL2 override 15W for KBL-Y
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530265 register "power_limits_config" = "{
266 .tdp_pl2_override = 15,
267 .psys_pmax = 45,
268 }"
Chris Wang5547c372017-10-05 21:57:16 +0800269 register "tcc_offset" = "10" # TCC of 90C
270
271 # Use default SD card detect GPIO configuration
Angel Pons6bd99f92021-02-20 00:16:47 +0100272 register "sdcard_cd_gpio" = "GPP_E15"
Chris Wang5547c372017-10-05 21:57:16 +0800273
Chris Wang5547c372017-10-05 21:57:16 +0800274 device cpu_cluster 0 on
275 device lapic 0 on end
276 end
277 device domain 0 on
278 device pci 00.0 on end # Host Bridge
279 device pci 02.0 on end # Integrated Graphics Device
Felix Singer9c1c0092020-07-29 20:48:08 +0200280 device pci 04.0 on end # SA thermal subsystem
Felix Singer4d5c4e02020-07-29 22:28:37 +0200281 device pci 05.0 on end # SA IMGU
Chris Wang5547c372017-10-05 21:57:16 +0800282 device pci 14.0 on end # USB xHCI
Furquan Shaikh7ca40062018-04-25 17:59:09 -0700283 device pci 14.1 on end # USB xDCI (OTG)
Chris Wang5547c372017-10-05 21:57:16 +0800284 device pci 14.2 on end # Thermal Subsystem
Felix Singere2186672020-07-29 23:20:52 +0200285 device pci 14.3 on end # Camera
Chris Wang94dc50e2017-11-28 16:33:27 +0800286 device pci 15.0 on
287 chip drivers/i2c/hid
288 register "generic.hid" = ""SYTS7813""
289 register "generic.desc" = ""Synaptics Touchscreen""
Karthikeyan Ramasubramanianc37e1e62020-11-10 14:54:40 -0700290 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
Chris Wang94dc50e2017-11-28 16:33:27 +0800291 register "generic.probed" = "1"
292 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
293 register "generic.enable_delay_ms" = "45"
294 register "generic.has_power_resource" = "1"
295 register "generic.disable_gpio_export_in_crs" = "1"
296 register "hid_desc_reg_offset" = "0x20"
297 device i2c 20 on end
298 end
299 end # I2C #0
Chris Wang5547c372017-10-05 21:57:16 +0800300 device pci 15.1 on
301 chip drivers/i2c/tpm
302 register "hid" = ""GOOG0005""
303 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
304 device i2c 50 on end
305 end
306 end # I2C #1
Seunghwan Kim5bf63472018-06-15 15:26:47 +0900307 device pci 15.2 on
308 chip drivers/i2c/generic
Gwendal Grignou145ef872018-07-03 14:31:31 -0700309 register "hid" = ""STH9321""
Seunghwan Kim5bf63472018-06-15 15:26:47 +0900310 register "name" = ""SEMTECH SX9321""
311 register "desc" = ""SAR Proximity Sensor""
312 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_A18_IRQ)"
313 register "device_present_gpio" = "GPP_B20"
314 device i2c 28 on end
315 end
316 end # I2C #2
Seunghwan Kim533ea7a2017-12-28 10:40:35 +0900317 device pci 15.3 on
318 chip drivers/i2c/hid
319 register "generic.hid" = ""ACPI0C50""
320 register "generic.cid" = ""PNP0C50""
321 register "generic.desc" = ""Digitizer device""
322 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_A22_IRQ)"
323 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C9)"
324 register "generic.has_power_resource" = "1"
325 register "generic.disable_gpio_export_in_crs" = "1"
326 register "generic.wake" = "GPE0_DW0_21"
327 register "hid_desc_reg_offset" = "0x1"
328 device i2c 0x9 on end
329 end
Furquan Shaikhbb1e5392018-01-11 20:29:38 -0800330 chip drivers/generic/gpio_keys
331 register "name" = ""PENH""
332 register "gpio" = "ACPI_GPIO_INPUT_ACTIVE_LOW(GPP_B19)"
333 register "key.dev_name" = ""EJCT""
334 register "key.linux_code" = "SW_PEN_INSERTED"
335 register "key.linux_input_type" = "EV_SW"
336 register "key.label" = ""pen_eject""
Furquan Shaikhfa8b75f2020-06-26 01:19:46 -0700337 register "key.wakeup_route" = "WAKEUP_ROUTE_DISABLED"
Furquan Shaikhbb1e5392018-01-11 20:29:38 -0800338 device generic 0 on end
339 end
Seunghwan Kim533ea7a2017-12-28 10:40:35 +0900340 end # I2C #3
Chris Wang5547c372017-10-05 21:57:16 +0800341 device pci 16.0 on end # Management Engine Interface 1
342 device pci 16.1 off end # Management Engine Interface 2
343 device pci 16.2 off end # Management Engine IDE-R
344 device pci 16.3 off end # Management Engine KT Redirection
345 device pci 16.4 off end # Management Engine Interface 3
346 device pci 17.0 off end # SATA
347 device pci 19.0 on end # UART #2
Naveen Manohar5bcb23e2017-11-04 04:00:12 +0530348 device pci 19.1 on
Naveen Manohar1533dfd2017-10-12 15:50:21 +0900349 chip drivers/generic/max98357a
Aamir Bohraa1c82c52020-03-16 18:57:48 +0530350 register "hid" = ""MX98357A""
Naveen Manohar1533dfd2017-10-12 15:50:21 +0900351 register "sdmode_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_A23)"
352 register "sdmode_delay" = "5"
353 device generic 0 on end
354 end
Naveen Manohar5bcb23e2017-11-04 04:00:12 +0530355 chip drivers/i2c/da7219
356 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D9_IRQ)"
357 register "btn_cfg" = "50"
358 register "mic_det_thr" = "500"
359 register "jack_ins_deb" = "20"
360 register "jack_det_rate" = ""32ms_64ms""
361 register "jack_rem_deb" = "1"
362 register "a_d_btn_thr" = "0xa"
363 register "d_b_btn_thr" = "0x16"
364 register "b_c_btn_thr" = "0x21"
365 register "c_mic_btn_thr" = "0x3e"
366 register "btn_avg" = "4"
367 register "adc_1bit_rpt" = "1"
368 register "micbias_lvl" = "2600"
369 register "mic_amp_in_sel" = ""diff""
370 device i2c 1A on end
371 end
372 end # I2C #5
Chris Wang36e40e42017-10-26 19:04:57 +0800373 device pci 19.2 on
374 chip drivers/i2c/generic
375 register "hid" = ""ELAN0000""
376 register "desc" = ""ELAN Touchpad""
Matt DeVillier1c2f5ce2019-11-28 01:45:11 -0600377 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_B3_IRQ)"
Chris Wang36e40e42017-10-26 19:04:57 +0800378 register "wake" = "GPE0_DW0_05"
379 device i2c 15 on end
380 end
381 end # I2C #4
Chris Wang5547c372017-10-05 21:57:16 +0800382 device pci 1c.0 on
Furquan Shaikha266d1e2020-10-04 12:52:54 -0700383 chip drivers/wifi/generic
Seunghwan Kimdf2ae962018-02-01 14:33:04 +0900384 register "wake" = "GPE0_DW0_00"
Chris Wang5547c372017-10-05 21:57:16 +0800385 device pci 00.0 on end
386 end
387 end # PCI Express Port 1
388 device pci 1c.1 off end # PCI Express Port 2
389 device pci 1c.2 off end # PCI Express Port 3
390 device pci 1c.3 off end # PCI Express Port 4
391 device pci 1c.4 off end # PCI Express Port 5
392 device pci 1c.5 off end # PCI Express Port 6
393 device pci 1c.6 off end # PCI Express Port 7
394 device pci 1c.7 off end # PCI Express Port 8
395 device pci 1d.0 off end # PCI Express Port 9
396 device pci 1d.1 off end # PCI Express Port 10
397 device pci 1d.2 off end # PCI Express Port 11
398 device pci 1d.3 off end # PCI Express Port 12
399 device pci 1e.0 on end # UART #0
400 device pci 1e.1 off end # UART #1
401 device pci 1e.2 off end # GSPI #0
402 device pci 1e.3 off end # GSPI #1
403 device pci 1e.4 on end # eMMC
404 device pci 1e.5 off end # SDIO
405 device pci 1e.6 on end # SDCard
406 device pci 1f.0 on
407 chip ec/google/chromeec
408 device pnp 0c09.0 on end
409 end
410 end # LPC Interface
411 device pci 1f.1 on end # P2SB
412 device pci 1f.2 on end # Power Management Controller
413 device pci 1f.3 on end # Intel HDA
414 device pci 1f.4 on end # SMBus
415 device pci 1f.5 on end # PCH SPI
416 device pci 1f.6 off end # GbE
417 end
418end