blob: ef5e8ad92102209db030930d03bef727d62dbe09 [file] [log] [blame]
Chris Wang5547c372017-10-05 21:57:16 +08001chip soc/intel/skylake
2
3 # Deep Sx states
4 register "deep_s3_enable_ac" = "0"
Furquan Shaikhd37107e2017-11-08 11:28:10 -08005 register "deep_s3_enable_dc" = "0"
Chris Wang5547c372017-10-05 21:57:16 +08006 register "deep_s5_enable_ac" = "1"
7 register "deep_s5_enable_dc" = "1"
Furquan Shaikh9d867af2017-12-03 21:45:47 -08008 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
Chris Wang5547c372017-10-05 21:57:16 +08009
10 # GPE configuration
11 # Note that GPE events called out in ASL code rely on this
12 # route. i.e. If this route changes then the affected GPE
13 # offset bits also need to be changed.
14 register "gpe0_dw0" = "GPP_B"
15 register "gpe0_dw1" = "GPP_D"
16 register "gpe0_dw2" = "GPP_E"
17
18 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
19 register "gen1_dec" = "0x00fc0801"
20 register "gen2_dec" = "0x000c0201"
21 # EC memory map range is 0x900-0x9ff
22 register "gen3_dec" = "0x00fc0901"
23
Seunghwan Kim3f0c7242018-02-13 16:58:00 +090024 # Enable DPTF
25 register "dptf_enable" = "1"
26
Chris Wang5547c372017-10-05 21:57:16 +080027 # Enable S0ix
28 register "s0ix_enable" = "1"
29
30 # FSP Configuration
31 register "ProbelessTrace" = "0"
32 register "EnableLan" = "0"
33 register "EnableSata" = "0"
34 register "SataSalpSupport" = "0"
35 register "SataMode" = "0"
36 register "SataPortsEnable[0]" = "0"
37 register "EnableAzalia" = "1"
38 register "DspEnable" = "1"
39 register "IoBufferOwnership" = "3"
40 register "EnableTraceHub" = "0"
Chris Wang5547c372017-10-05 21:57:16 +080041 register "SsicPortEnable" = "0"
42 register "SmbusEnable" = "1"
Andy Yehbc81b672017-12-14 13:14:35 +080043 register "Cio2Enable" = "1"
44 register "SaImguEnable" = "1"
Chris Wang5547c372017-10-05 21:57:16 +080045 register "ScsEmmcEnabled" = "1"
46 register "ScsEmmcHs400Enabled" = "1"
47 register "ScsSdCardEnabled" = "2"
Chris Wang5547c372017-10-05 21:57:16 +080048 register "PttSwitch" = "0"
Chris Wang5547c372017-10-05 21:57:16 +080049 register "SkipExtGfxScan" = "1"
50 register "Device4Enable" = "1"
51 register "HeciEnabled" = "0"
Chris Wang5547c372017-10-05 21:57:16 +080052 register "SaGv" = "3"
Chris Wang5547c372017-10-05 21:57:16 +080053 register "PmConfigSlpS3MinAssert" = "2" # 50ms
54 register "PmConfigSlpS4MinAssert" = "1" # 1s
55 register "PmConfigSlpSusMinAssert" = "1" # 500ms
56 register "PmConfigSlpAMinAssert" = "3" # 2s
57 register "PmTimerDisabled" = "1"
58
59 register "pirqa_routing" = "PCH_IRQ11"
60 register "pirqb_routing" = "PCH_IRQ10"
61 register "pirqc_routing" = "PCH_IRQ11"
62 register "pirqd_routing" = "PCH_IRQ11"
63 register "pirqe_routing" = "PCH_IRQ11"
64 register "pirqf_routing" = "PCH_IRQ11"
65 register "pirqg_routing" = "PCH_IRQ11"
66 register "pirqh_routing" = "PCH_IRQ11"
67
Chris Wang51de1802017-11-24 13:43:50 +080068 # VR Slew rate setting for improving audible noise
69 register "AcousticNoiseMitigation" = "1"
70 register "FastPkgCRampDisableIa" = "1"
71 register "FastPkgCRampDisableGt" = "1"
72 register "FastPkgCRampDisableSa" = "1"
73 register "SlowSlewRateForIa" = "3" # Fast/16
74 register "SlowSlewRateForGt" = "3" # Fast/16
Seunghwan Kim3dd88f12018-02-27 14:27:26 +090075 register "SlowSlewRateForSa" = "2" # Fast/8
76
Chris Wang5547c372017-10-05 21:57:16 +080077 # VR Settings Configuration for 4 Domains
78 #+----------------+-------+-------+-------+-------+
79 #| Domain/Setting | SA | IA | GTUS | GTS |
80 #+----------------+-------+-------+-------+-------+
81 #| Psi1Threshold | 20A | 20A | 20A | 20A |
82 #| Psi2Threshold | 2A | 2A | 2A | 2A |
83 #| Psi3Threshold | 1A | 1A | 1A | 1A |
84 #| Psi3Enable | 1 | 1 | 1 | 1 |
85 #| Psi4Enable | 1 | 1 | 1 | 1 |
86 #| ImonSlope | 0 | 0 | 0 | 0 |
87 #| ImonOffset | 0 | 0 | 0 | 0 |
88 #| IccMax | 5A | 24A | 24A | 24A |
89 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
90 #| AcLoadline | 15 | 5.7 | 5.5 | 5.5 |
91 #| DcLoadline | 14.3 | 4.83 | 4.2 | 4.2 |
92 #+----------------+-------+-------+-------+-------+
93 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
94 .vr_config_enable = 1,
95 .psi1threshold = VR_CFG_AMP(20),
96 .psi2threshold = VR_CFG_AMP(2),
97 .psi3threshold = VR_CFG_AMP(1),
98 .psi3enable = 1,
99 .psi4enable = 1,
100 .imon_slope = 0x0,
101 .imon_offset = 0x0,
102 .icc_max = VR_CFG_AMP(5),
103 .voltage_limit = 1520,
104 .ac_loadline = 1500,
105 .dc_loadline = 1430,
106 }"
107
108 register "domain_vr_config[VR_IA_CORE]" = "{
109 .vr_config_enable = 1,
110 .psi1threshold = VR_CFG_AMP(20),
111 .psi2threshold = VR_CFG_AMP(2),
112 .psi3threshold = VR_CFG_AMP(1),
113 .psi3enable = 1,
114 .psi4enable = 1,
115 .imon_slope = 0x0,
116 .imon_offset = 0x0,
117 .icc_max = VR_CFG_AMP(24),
118 .voltage_limit = 1520,
119 .ac_loadline = 570,
120 .dc_loadline = 483,
121 }"
122
123 register "domain_vr_config[VR_GT_UNSLICED]" = "{
124 .vr_config_enable = 1,
125 .psi1threshold = VR_CFG_AMP(20),
126 .psi2threshold = VR_CFG_AMP(2),
127 .psi3threshold = VR_CFG_AMP(1),
128 .psi3enable = 1,
129 .psi4enable = 1,
130 .imon_slope = 0x0,
131 .imon_offset = 0x0,
132 .icc_max = VR_CFG_AMP(24),
133 .voltage_limit = 1520,
134 .ac_loadline = 550,
135 .dc_loadline = 420,
136 }"
137
138 register "domain_vr_config[VR_GT_SLICED]" = "{
139 .vr_config_enable = 1,
140 .psi1threshold = VR_CFG_AMP(20),
141 .psi2threshold = VR_CFG_AMP(2),
142 .psi3threshold = VR_CFG_AMP(1),
143 .psi3enable = 1,
144 .psi4enable = 1,
145 .imon_slope = 0x0,
146 .imon_offset = 0x0,
147 .icc_max = VR_CFG_AMP(24),
148 .voltage_limit = 1520,
149 .ac_loadline = 550,
150 .dc_loadline = 420,
151 }"
152
153 # Enable Root port 1.
154 register "PcieRpEnable[0]" = "1"
155 # Enable CLKREQ#
156 register "PcieRpClkReqSupport[0]" = "1"
157 # RP 1 uses SRCCLKREQ1#
158 register "PcieRpClkReqNumber[0]" = "1"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530159 # RP 1 uses uses CLK SRC 1
160 register "PcieRpClkSrcNumber[0]" = "1"
Furquan Shaikh9c12e902017-12-17 20:31:18 -0800161 # RP 1, Enable Advanced Error Reporting
162 register "PcieRpAdvancedErrorReporting[0]" = "1"
163 # RP 1, Enable Latency Tolerance Reporting Mechanism
164 register "PcieRpLtrEnable[0]" = "1"
Chris Wang5547c372017-10-05 21:57:16 +0800165
Seunghwan Kim635e5122018-06-14 12:39:56 +0900166 register "usb2_ports[0]" = "USB2_PORT_LONG(OC1)" # Type-C Port 1
167 register "usb2_ports[1]" = "USB2_PORT_SHORT(OC2)" # Type-A Port
sh.kim35325e12017-12-01 16:09:50 +0900168 register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth
Seunghwan Kim635e5122018-06-14 12:39:56 +0900169 register "usb2_ports[4]" = "USB2_PORT_LONG(OC0)" # Type-C Port 2
sh.kim35325e12017-12-01 16:09:50 +0900170 register "usb2_ports[6]" = "USB2_PORT_SHORT(OC_SKIP)" # H1
171 register "usb2_ports[8]" = "USB2_PORT_SHORT(OC_SKIP)" # Camera
Chris Wang5547c372017-10-05 21:57:16 +0800172
Seunghwan Kim635e5122018-06-14 12:39:56 +0900173 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 1
174 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 2
175 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC2)" # Type-A Port
Seunghwan Kime5a9e602018-06-15 10:20:25 +0900176 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # LTE module
Chris Wang5547c372017-10-05 21:57:16 +0800177
Subrata Banikc4986eb2018-05-09 14:55:09 +0530178 # Intel Common SoC Config
179 #+-------------------+---------------------------+
180 #| Field | Value |
181 #+-------------------+---------------------------+
182 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
183 #| I2C0 | Touchscreen |
184 #| I2C1 | cr50 TPM. Early init is |
185 #| | required to set up a BAR |
186 #| | for TPM communication |
187 #| | before memory is up |
188 #| I2C2 | Trackpad |
189 #| I2C3 | Pen |
190 #| I2C4 | Camera |
191 #| I2C5 | Audio |
Subrata Banikc077b222019-08-01 10:50:35 +0530192 #| pch_thermal_trip | PCH Trip Temperature |
Subrata Banikc4986eb2018-05-09 14:55:09 +0530193 #+-------------------+---------------------------+
194 register "common_soc_config" = "{
195 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
196 .i2c[0] = {
Chris Wang5220e5f2017-11-24 14:00:48 +0800197 .speed = I2C_SPEED_FAST,
Subrata Banikc4986eb2018-05-09 14:55:09 +0530198 .speed_config[0] = {
199 .speed = I2C_SPEED_FAST,
200 .scl_lcnt = 180,
201 .scl_hcnt = 90,
202 .sda_hold = 36,
203 },
204 },
205 .i2c[1] = {
206 .early_init = 1,
207 .speed = I2C_SPEED_FAST,
208 .speed_config[0] = {
209 .speed = I2C_SPEED_FAST,
210 .scl_lcnt = 185,
211 .scl_hcnt = 90,
212 .sda_hold = 36,
213 },
214 },
215 .i2c[2] = {
216 .speed = I2C_SPEED_FAST,
217 .speed_config[0] = {
218 .speed = I2C_SPEED_FAST,
219 .scl_lcnt = 190,
220 .scl_hcnt = 100,
221 .sda_hold = 36,
222 },
223 },
224 .i2c[3] = {
225 .speed = I2C_SPEED_FAST,
226 .speed_config[0] = {
227 .speed = I2C_SPEED_FAST,
228 .scl_lcnt = 185,
229 .scl_hcnt = 90,
230 .sda_hold = 36,
231 },
232 },
233 .i2c[4] = {
234 .speed = I2C_SPEED_FAST,
235 .speed_config[0] = {
236 .speed = I2C_SPEED_FAST,
237 .scl_lcnt = 190,
238 .scl_hcnt = 100,
239 .sda_hold = 36,
240 },
241 },
242 .i2c[5] = {
243 .speed = I2C_SPEED_FAST,
244 .speed_config[0] = {
245 .speed = I2C_SPEED_FAST,
246 .scl_lcnt = 190,
247 .scl_hcnt = 100,
248 .sda_hold = 36,
249 },
Chris Wang5220e5f2017-11-24 14:00:48 +0800250 },
Subrata Banikc077b222019-08-01 10:50:35 +0530251 .pch_thermal_trip = 75,
Chris Wang5220e5f2017-11-24 14:00:48 +0800252 }"
Chris Wang5547c372017-10-05 21:57:16 +0800253
Subrata Banikc4986eb2018-05-09 14:55:09 +0530254 # Touch Screen
255 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
256
Chris Wang5547c372017-10-05 21:57:16 +0800257 # H1
258 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3"
Chris Wang5547c372017-10-05 21:57:16 +0800259
260 # Trackpad
261 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
262
263 # Pen
264 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
265
266 # Camera
267 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
268
269 # Audio
270 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8"
Chris Wang5547c372017-10-05 21:57:16 +0800271
272 # Must leave UART0 enabled or SD/eMMC will not work as PCI
273 register "SerialIoDevMode" = "{
274 [PchSerialIoIndexI2C0] = PchSerialIoPci,
275 [PchSerialIoIndexI2C1] = PchSerialIoPci,
276 [PchSerialIoIndexI2C2] = PchSerialIoPci,
277 [PchSerialIoIndexI2C3] = PchSerialIoPci,
278 [PchSerialIoIndexI2C4] = PchSerialIoPci,
279 [PchSerialIoIndexI2C5] = PchSerialIoPci,
280 [PchSerialIoIndexSpi0] = PchSerialIoDisabled,
281 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
Furquan Shaikh8a1f0952018-01-24 13:14:33 -0800282 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
Chris Wang5547c372017-10-05 21:57:16 +0800283 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
284 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
285 }"
286
287 register "speed_shift_enable" = "1"
Naresh G Solanki5b131e22018-02-14 20:31:18 +0530288 register "psys_pmax" = "45"
Chris Wang5547c372017-10-05 21:57:16 +0800289 # PL2 override 15W for KBL-Y
290 register "tdp_pl2_override" = "15"
291 register "tcc_offset" = "10" # TCC of 90C
292
293 # Use default SD card detect GPIO configuration
294 register "sdcard_cd_gpio_default" = "GPP_E15"
295
Chris Wang5547c372017-10-05 21:57:16 +0800296 device cpu_cluster 0 on
297 device lapic 0 on end
298 end
299 device domain 0 on
300 device pci 00.0 on end # Host Bridge
301 device pci 02.0 on end # Integrated Graphics Device
302 device pci 14.0 on end # USB xHCI
Furquan Shaikh7ca40062018-04-25 17:59:09 -0700303 device pci 14.1 on end # USB xDCI (OTG)
Chris Wang5547c372017-10-05 21:57:16 +0800304 device pci 14.2 on end # Thermal Subsystem
Chris Wang94dc50e2017-11-28 16:33:27 +0800305 device pci 15.0 on
306 chip drivers/i2c/hid
307 register "generic.hid" = ""SYTS7813""
308 register "generic.desc" = ""Synaptics Touchscreen""
309 register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
310 register "generic.probed" = "1"
311 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
312 register "generic.enable_delay_ms" = "45"
313 register "generic.has_power_resource" = "1"
314 register "generic.disable_gpio_export_in_crs" = "1"
315 register "hid_desc_reg_offset" = "0x20"
316 device i2c 20 on end
317 end
318 end # I2C #0
Chris Wang5547c372017-10-05 21:57:16 +0800319 device pci 15.1 on
320 chip drivers/i2c/tpm
321 register "hid" = ""GOOG0005""
322 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
323 device i2c 50 on end
324 end
325 end # I2C #1
Seunghwan Kim5bf63472018-06-15 15:26:47 +0900326 device pci 15.2 on
327 chip drivers/i2c/generic
Gwendal Grignou145ef872018-07-03 14:31:31 -0700328 register "hid" = ""STH9321""
Seunghwan Kim5bf63472018-06-15 15:26:47 +0900329 register "name" = ""SEMTECH SX9321""
330 register "desc" = ""SAR Proximity Sensor""
331 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_A18_IRQ)"
332 register "device_present_gpio" = "GPP_B20"
333 device i2c 28 on end
334 end
335 end # I2C #2
Seunghwan Kim533ea7a2017-12-28 10:40:35 +0900336 device pci 15.3 on
337 chip drivers/i2c/hid
338 register "generic.hid" = ""ACPI0C50""
339 register "generic.cid" = ""PNP0C50""
340 register "generic.desc" = ""Digitizer device""
341 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_A22_IRQ)"
342 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C9)"
343 register "generic.has_power_resource" = "1"
344 register "generic.disable_gpio_export_in_crs" = "1"
345 register "generic.wake" = "GPE0_DW0_21"
346 register "hid_desc_reg_offset" = "0x1"
347 device i2c 0x9 on end
348 end
Furquan Shaikhbb1e5392018-01-11 20:29:38 -0800349 chip drivers/generic/gpio_keys
350 register "name" = ""PENH""
351 register "gpio" = "ACPI_GPIO_INPUT_ACTIVE_LOW(GPP_B19)"
352 register "key.dev_name" = ""EJCT""
353 register "key.linux_code" = "SW_PEN_INSERTED"
354 register "key.linux_input_type" = "EV_SW"
355 register "key.label" = ""pen_eject""
356 device generic 0 on end
357 end
Seunghwan Kim533ea7a2017-12-28 10:40:35 +0900358 end # I2C #3
Chris Wang5547c372017-10-05 21:57:16 +0800359 device pci 16.0 on end # Management Engine Interface 1
360 device pci 16.1 off end # Management Engine Interface 2
361 device pci 16.2 off end # Management Engine IDE-R
362 device pci 16.3 off end # Management Engine KT Redirection
363 device pci 16.4 off end # Management Engine Interface 3
364 device pci 17.0 off end # SATA
365 device pci 19.0 on end # UART #2
Naveen Manohar5bcb23e2017-11-04 04:00:12 +0530366 device pci 19.1 on
Naveen Manohar1533dfd2017-10-12 15:50:21 +0900367 chip drivers/generic/max98357a
368 register "sdmode_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_A23)"
369 register "sdmode_delay" = "5"
370 device generic 0 on end
371 end
Naveen Manohar5bcb23e2017-11-04 04:00:12 +0530372 chip drivers/i2c/da7219
373 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D9_IRQ)"
374 register "btn_cfg" = "50"
375 register "mic_det_thr" = "500"
376 register "jack_ins_deb" = "20"
377 register "jack_det_rate" = ""32ms_64ms""
378 register "jack_rem_deb" = "1"
379 register "a_d_btn_thr" = "0xa"
380 register "d_b_btn_thr" = "0x16"
381 register "b_c_btn_thr" = "0x21"
382 register "c_mic_btn_thr" = "0x3e"
383 register "btn_avg" = "4"
384 register "adc_1bit_rpt" = "1"
385 register "micbias_lvl" = "2600"
386 register "mic_amp_in_sel" = ""diff""
387 device i2c 1A on end
388 end
389 end # I2C #5
Chris Wang36e40e42017-10-26 19:04:57 +0800390 device pci 19.2 on
391 chip drivers/i2c/generic
392 register "hid" = ""ELAN0000""
393 register "desc" = ""ELAN Touchpad""
394 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_B3_IRQ)"
395 register "wake" = "GPE0_DW0_05"
396 device i2c 15 on end
397 end
398 end # I2C #4
Chris Wang5547c372017-10-05 21:57:16 +0800399 device pci 1c.0 on
400 chip drivers/intel/wifi
Seunghwan Kimdf2ae962018-02-01 14:33:04 +0900401 register "wake" = "GPE0_DW0_00"
Chris Wang5547c372017-10-05 21:57:16 +0800402 device pci 00.0 on end
403 end
404 end # PCI Express Port 1
405 device pci 1c.1 off end # PCI Express Port 2
406 device pci 1c.2 off end # PCI Express Port 3
407 device pci 1c.3 off end # PCI Express Port 4
408 device pci 1c.4 off end # PCI Express Port 5
409 device pci 1c.5 off end # PCI Express Port 6
410 device pci 1c.6 off end # PCI Express Port 7
411 device pci 1c.7 off end # PCI Express Port 8
412 device pci 1d.0 off end # PCI Express Port 9
413 device pci 1d.1 off end # PCI Express Port 10
414 device pci 1d.2 off end # PCI Express Port 11
415 device pci 1d.3 off end # PCI Express Port 12
416 device pci 1e.0 on end # UART #0
417 device pci 1e.1 off end # UART #1
418 device pci 1e.2 off end # GSPI #0
419 device pci 1e.3 off end # GSPI #1
420 device pci 1e.4 on end # eMMC
421 device pci 1e.5 off end # SDIO
422 device pci 1e.6 on end # SDCard
423 device pci 1f.0 on
424 chip ec/google/chromeec
425 device pnp 0c09.0 on end
426 end
427 end # LPC Interface
428 device pci 1f.1 on end # P2SB
429 device pci 1f.2 on end # Power Management Controller
430 device pci 1f.3 on end # Intel HDA
431 device pci 1f.4 on end # SMBus
432 device pci 1f.5 on end # PCH SPI
433 device pci 1f.6 off end # GbE
434 end
435end