blob: c55562d0ec1f5ca87a42d9cd159c7d5df49f4441 [file] [log] [blame]
Chris Wang5547c372017-10-05 21:57:16 +08001chip soc/intel/skylake
2
Matt DeVillier8f424722019-11-27 22:55:43 -06003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Chris Wang5547c372017-10-05 21:57:16 +08006 # Deep Sx states
7 register "deep_s3_enable_ac" = "0"
Furquan Shaikhd37107e2017-11-08 11:28:10 -08008 register "deep_s3_enable_dc" = "0"
Chris Wang5547c372017-10-05 21:57:16 +08009 register "deep_s5_enable_ac" = "1"
10 register "deep_s5_enable_dc" = "1"
Furquan Shaikh9d867af2017-12-03 21:45:47 -080011 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
Chris Wang5547c372017-10-05 21:57:16 +080012
13 # GPE configuration
14 # Note that GPE events called out in ASL code rely on this
15 # route. i.e. If this route changes then the affected GPE
16 # offset bits also need to be changed.
17 register "gpe0_dw0" = "GPP_B"
18 register "gpe0_dw1" = "GPP_D"
19 register "gpe0_dw2" = "GPP_E"
20
21 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
22 register "gen1_dec" = "0x00fc0801"
23 register "gen2_dec" = "0x000c0201"
24 # EC memory map range is 0x900-0x9ff
25 register "gen3_dec" = "0x00fc0901"
26
Seunghwan Kim3f0c7242018-02-13 16:58:00 +090027 # Enable DPTF
28 register "dptf_enable" = "1"
29
Chris Wang5547c372017-10-05 21:57:16 +080030 # Enable S0ix
31 register "s0ix_enable" = "1"
32
33 # FSP Configuration
34 register "ProbelessTrace" = "0"
35 register "EnableLan" = "0"
36 register "EnableSata" = "0"
37 register "SataSalpSupport" = "0"
38 register "SataMode" = "0"
39 register "SataPortsEnable[0]" = "0"
40 register "EnableAzalia" = "1"
41 register "DspEnable" = "1"
42 register "IoBufferOwnership" = "3"
43 register "EnableTraceHub" = "0"
Chris Wang5547c372017-10-05 21:57:16 +080044 register "SsicPortEnable" = "0"
45 register "SmbusEnable" = "1"
Andy Yehbc81b672017-12-14 13:14:35 +080046 register "Cio2Enable" = "1"
47 register "SaImguEnable" = "1"
Chris Wang5547c372017-10-05 21:57:16 +080048 register "ScsEmmcEnabled" = "1"
49 register "ScsEmmcHs400Enabled" = "1"
50 register "ScsSdCardEnabled" = "2"
Chris Wang5547c372017-10-05 21:57:16 +080051 register "PttSwitch" = "0"
Chris Wang5547c372017-10-05 21:57:16 +080052 register "SkipExtGfxScan" = "1"
53 register "Device4Enable" = "1"
54 register "HeciEnabled" = "0"
Chris Wang5547c372017-10-05 21:57:16 +080055 register "SaGv" = "3"
Chris Wang5547c372017-10-05 21:57:16 +080056 register "PmConfigSlpS3MinAssert" = "2" # 50ms
57 register "PmConfigSlpS4MinAssert" = "1" # 1s
58 register "PmConfigSlpSusMinAssert" = "1" # 500ms
59 register "PmConfigSlpAMinAssert" = "3" # 2s
60 register "PmTimerDisabled" = "1"
61
62 register "pirqa_routing" = "PCH_IRQ11"
63 register "pirqb_routing" = "PCH_IRQ10"
64 register "pirqc_routing" = "PCH_IRQ11"
65 register "pirqd_routing" = "PCH_IRQ11"
66 register "pirqe_routing" = "PCH_IRQ11"
67 register "pirqf_routing" = "PCH_IRQ11"
68 register "pirqg_routing" = "PCH_IRQ11"
69 register "pirqh_routing" = "PCH_IRQ11"
70
Chris Wang51de1802017-11-24 13:43:50 +080071 # VR Slew rate setting for improving audible noise
72 register "AcousticNoiseMitigation" = "1"
73 register "FastPkgCRampDisableIa" = "1"
74 register "FastPkgCRampDisableGt" = "1"
75 register "FastPkgCRampDisableSa" = "1"
76 register "SlowSlewRateForIa" = "3" # Fast/16
77 register "SlowSlewRateForGt" = "3" # Fast/16
Seunghwan Kim3dd88f12018-02-27 14:27:26 +090078 register "SlowSlewRateForSa" = "2" # Fast/8
79
Chris Wang5547c372017-10-05 21:57:16 +080080 # VR Settings Configuration for 4 Domains
81 #+----------------+-------+-------+-------+-------+
82 #| Domain/Setting | SA | IA | GTUS | GTS |
83 #+----------------+-------+-------+-------+-------+
84 #| Psi1Threshold | 20A | 20A | 20A | 20A |
85 #| Psi2Threshold | 2A | 2A | 2A | 2A |
86 #| Psi3Threshold | 1A | 1A | 1A | 1A |
87 #| Psi3Enable | 1 | 1 | 1 | 1 |
88 #| Psi4Enable | 1 | 1 | 1 | 1 |
89 #| ImonSlope | 0 | 0 | 0 | 0 |
90 #| ImonOffset | 0 | 0 | 0 | 0 |
91 #| IccMax | 5A | 24A | 24A | 24A |
92 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
93 #| AcLoadline | 15 | 5.7 | 5.5 | 5.5 |
94 #| DcLoadline | 14.3 | 4.83 | 4.2 | 4.2 |
95 #+----------------+-------+-------+-------+-------+
96 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
97 .vr_config_enable = 1,
98 .psi1threshold = VR_CFG_AMP(20),
99 .psi2threshold = VR_CFG_AMP(2),
100 .psi3threshold = VR_CFG_AMP(1),
101 .psi3enable = 1,
102 .psi4enable = 1,
103 .imon_slope = 0x0,
104 .imon_offset = 0x0,
105 .icc_max = VR_CFG_AMP(5),
106 .voltage_limit = 1520,
107 .ac_loadline = 1500,
108 .dc_loadline = 1430,
109 }"
110
111 register "domain_vr_config[VR_IA_CORE]" = "{
112 .vr_config_enable = 1,
113 .psi1threshold = VR_CFG_AMP(20),
114 .psi2threshold = VR_CFG_AMP(2),
115 .psi3threshold = VR_CFG_AMP(1),
116 .psi3enable = 1,
117 .psi4enable = 1,
118 .imon_slope = 0x0,
119 .imon_offset = 0x0,
120 .icc_max = VR_CFG_AMP(24),
121 .voltage_limit = 1520,
122 .ac_loadline = 570,
123 .dc_loadline = 483,
124 }"
125
126 register "domain_vr_config[VR_GT_UNSLICED]" = "{
127 .vr_config_enable = 1,
128 .psi1threshold = VR_CFG_AMP(20),
129 .psi2threshold = VR_CFG_AMP(2),
130 .psi3threshold = VR_CFG_AMP(1),
131 .psi3enable = 1,
132 .psi4enable = 1,
133 .imon_slope = 0x0,
134 .imon_offset = 0x0,
135 .icc_max = VR_CFG_AMP(24),
136 .voltage_limit = 1520,
137 .ac_loadline = 550,
138 .dc_loadline = 420,
139 }"
140
141 register "domain_vr_config[VR_GT_SLICED]" = "{
142 .vr_config_enable = 1,
143 .psi1threshold = VR_CFG_AMP(20),
144 .psi2threshold = VR_CFG_AMP(2),
145 .psi3threshold = VR_CFG_AMP(1),
146 .psi3enable = 1,
147 .psi4enable = 1,
148 .imon_slope = 0x0,
149 .imon_offset = 0x0,
150 .icc_max = VR_CFG_AMP(24),
151 .voltage_limit = 1520,
152 .ac_loadline = 550,
153 .dc_loadline = 420,
154 }"
155
156 # Enable Root port 1.
157 register "PcieRpEnable[0]" = "1"
158 # Enable CLKREQ#
159 register "PcieRpClkReqSupport[0]" = "1"
160 # RP 1 uses SRCCLKREQ1#
161 register "PcieRpClkReqNumber[0]" = "1"
Divya Chellape7fb7ce2017-12-19 20:16:50 +0530162 # RP 1 uses uses CLK SRC 1
163 register "PcieRpClkSrcNumber[0]" = "1"
Furquan Shaikh9c12e902017-12-17 20:31:18 -0800164 # RP 1, Enable Advanced Error Reporting
165 register "PcieRpAdvancedErrorReporting[0]" = "1"
166 # RP 1, Enable Latency Tolerance Reporting Mechanism
167 register "PcieRpLtrEnable[0]" = "1"
Chris Wang5547c372017-10-05 21:57:16 +0800168
Seunghwan Kim635e5122018-06-14 12:39:56 +0900169 register "usb2_ports[0]" = "USB2_PORT_LONG(OC1)" # Type-C Port 1
170 register "usb2_ports[1]" = "USB2_PORT_SHORT(OC2)" # Type-A Port
sh.kim35325e12017-12-01 16:09:50 +0900171 register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth
Seunghwan Kim635e5122018-06-14 12:39:56 +0900172 register "usb2_ports[4]" = "USB2_PORT_LONG(OC0)" # Type-C Port 2
sh.kim35325e12017-12-01 16:09:50 +0900173 register "usb2_ports[6]" = "USB2_PORT_SHORT(OC_SKIP)" # H1
174 register "usb2_ports[8]" = "USB2_PORT_SHORT(OC_SKIP)" # Camera
Chris Wang5547c372017-10-05 21:57:16 +0800175
Seunghwan Kim635e5122018-06-14 12:39:56 +0900176 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 1
177 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 2
178 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC2)" # Type-A Port
Seunghwan Kime5a9e602018-06-15 10:20:25 +0900179 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # LTE module
Chris Wang5547c372017-10-05 21:57:16 +0800180
Subrata Banikc4986eb2018-05-09 14:55:09 +0530181 # Intel Common SoC Config
182 #+-------------------+---------------------------+
183 #| Field | Value |
184 #+-------------------+---------------------------+
185 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
186 #| I2C0 | Touchscreen |
187 #| I2C1 | cr50 TPM. Early init is |
188 #| | required to set up a BAR |
189 #| | for TPM communication |
190 #| | before memory is up |
191 #| I2C2 | Trackpad |
192 #| I2C3 | Pen |
193 #| I2C4 | Camera |
194 #| I2C5 | Audio |
Subrata Banikc077b222019-08-01 10:50:35 +0530195 #| pch_thermal_trip | PCH Trip Temperature |
Subrata Banikc4986eb2018-05-09 14:55:09 +0530196 #+-------------------+---------------------------+
197 register "common_soc_config" = "{
198 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
199 .i2c[0] = {
Chris Wang5220e5f2017-11-24 14:00:48 +0800200 .speed = I2C_SPEED_FAST,
Subrata Banikc4986eb2018-05-09 14:55:09 +0530201 .speed_config[0] = {
202 .speed = I2C_SPEED_FAST,
203 .scl_lcnt = 180,
204 .scl_hcnt = 90,
205 .sda_hold = 36,
206 },
207 },
208 .i2c[1] = {
209 .early_init = 1,
210 .speed = I2C_SPEED_FAST,
211 .speed_config[0] = {
212 .speed = I2C_SPEED_FAST,
213 .scl_lcnt = 185,
214 .scl_hcnt = 90,
215 .sda_hold = 36,
216 },
217 },
218 .i2c[2] = {
219 .speed = I2C_SPEED_FAST,
220 .speed_config[0] = {
221 .speed = I2C_SPEED_FAST,
222 .scl_lcnt = 190,
223 .scl_hcnt = 100,
224 .sda_hold = 36,
225 },
226 },
227 .i2c[3] = {
228 .speed = I2C_SPEED_FAST,
229 .speed_config[0] = {
230 .speed = I2C_SPEED_FAST,
231 .scl_lcnt = 185,
232 .scl_hcnt = 90,
233 .sda_hold = 36,
234 },
235 },
236 .i2c[4] = {
237 .speed = I2C_SPEED_FAST,
238 .speed_config[0] = {
239 .speed = I2C_SPEED_FAST,
240 .scl_lcnt = 190,
241 .scl_hcnt = 100,
242 .sda_hold = 36,
243 },
244 },
245 .i2c[5] = {
246 .speed = I2C_SPEED_FAST,
247 .speed_config[0] = {
248 .speed = I2C_SPEED_FAST,
249 .scl_lcnt = 190,
250 .scl_hcnt = 100,
251 .sda_hold = 36,
252 },
Chris Wang5220e5f2017-11-24 14:00:48 +0800253 },
Subrata Banikc077b222019-08-01 10:50:35 +0530254 .pch_thermal_trip = 75,
Chris Wang5220e5f2017-11-24 14:00:48 +0800255 }"
Chris Wang5547c372017-10-05 21:57:16 +0800256
Subrata Banikc4986eb2018-05-09 14:55:09 +0530257 # Touch Screen
258 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
259
Chris Wang5547c372017-10-05 21:57:16 +0800260 # H1
261 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3"
Chris Wang5547c372017-10-05 21:57:16 +0800262
263 # Trackpad
264 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
265
266 # Pen
267 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
268
269 # Camera
270 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
271
272 # Audio
273 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8"
Chris Wang5547c372017-10-05 21:57:16 +0800274
275 # Must leave UART0 enabled or SD/eMMC will not work as PCI
276 register "SerialIoDevMode" = "{
277 [PchSerialIoIndexI2C0] = PchSerialIoPci,
278 [PchSerialIoIndexI2C1] = PchSerialIoPci,
279 [PchSerialIoIndexI2C2] = PchSerialIoPci,
280 [PchSerialIoIndexI2C3] = PchSerialIoPci,
281 [PchSerialIoIndexI2C4] = PchSerialIoPci,
282 [PchSerialIoIndexI2C5] = PchSerialIoPci,
283 [PchSerialIoIndexSpi0] = PchSerialIoDisabled,
284 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
Furquan Shaikh8a1f0952018-01-24 13:14:33 -0800285 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
Chris Wang5547c372017-10-05 21:57:16 +0800286 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
287 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
288 }"
289
290 register "speed_shift_enable" = "1"
291 # PL2 override 15W for KBL-Y
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530292 register "power_limits_config" = "{
293 .tdp_pl2_override = 15,
294 .psys_pmax = 45,
295 }"
Chris Wang5547c372017-10-05 21:57:16 +0800296 register "tcc_offset" = "10" # TCC of 90C
297
298 # Use default SD card detect GPIO configuration
299 register "sdcard_cd_gpio_default" = "GPP_E15"
300
Chris Wang5547c372017-10-05 21:57:16 +0800301 device cpu_cluster 0 on
302 device lapic 0 on end
303 end
304 device domain 0 on
305 device pci 00.0 on end # Host Bridge
306 device pci 02.0 on end # Integrated Graphics Device
307 device pci 14.0 on end # USB xHCI
Furquan Shaikh7ca40062018-04-25 17:59:09 -0700308 device pci 14.1 on end # USB xDCI (OTG)
Chris Wang5547c372017-10-05 21:57:16 +0800309 device pci 14.2 on end # Thermal Subsystem
Chris Wang94dc50e2017-11-28 16:33:27 +0800310 device pci 15.0 on
311 chip drivers/i2c/hid
312 register "generic.hid" = ""SYTS7813""
313 register "generic.desc" = ""Synaptics Touchscreen""
314 register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
315 register "generic.probed" = "1"
316 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
317 register "generic.enable_delay_ms" = "45"
318 register "generic.has_power_resource" = "1"
319 register "generic.disable_gpio_export_in_crs" = "1"
320 register "hid_desc_reg_offset" = "0x20"
321 device i2c 20 on end
322 end
323 end # I2C #0
Chris Wang5547c372017-10-05 21:57:16 +0800324 device pci 15.1 on
325 chip drivers/i2c/tpm
326 register "hid" = ""GOOG0005""
327 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
328 device i2c 50 on end
329 end
330 end # I2C #1
Seunghwan Kim5bf63472018-06-15 15:26:47 +0900331 device pci 15.2 on
332 chip drivers/i2c/generic
Gwendal Grignou145ef872018-07-03 14:31:31 -0700333 register "hid" = ""STH9321""
Seunghwan Kim5bf63472018-06-15 15:26:47 +0900334 register "name" = ""SEMTECH SX9321""
335 register "desc" = ""SAR Proximity Sensor""
336 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_A18_IRQ)"
337 register "device_present_gpio" = "GPP_B20"
338 device i2c 28 on end
339 end
340 end # I2C #2
Seunghwan Kim533ea7a2017-12-28 10:40:35 +0900341 device pci 15.3 on
342 chip drivers/i2c/hid
343 register "generic.hid" = ""ACPI0C50""
344 register "generic.cid" = ""PNP0C50""
345 register "generic.desc" = ""Digitizer device""
346 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_A22_IRQ)"
347 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C9)"
348 register "generic.has_power_resource" = "1"
349 register "generic.disable_gpio_export_in_crs" = "1"
350 register "generic.wake" = "GPE0_DW0_21"
351 register "hid_desc_reg_offset" = "0x1"
352 device i2c 0x9 on end
353 end
Furquan Shaikhbb1e5392018-01-11 20:29:38 -0800354 chip drivers/generic/gpio_keys
355 register "name" = ""PENH""
356 register "gpio" = "ACPI_GPIO_INPUT_ACTIVE_LOW(GPP_B19)"
357 register "key.dev_name" = ""EJCT""
358 register "key.linux_code" = "SW_PEN_INSERTED"
359 register "key.linux_input_type" = "EV_SW"
360 register "key.label" = ""pen_eject""
361 device generic 0 on end
362 end
Seunghwan Kim533ea7a2017-12-28 10:40:35 +0900363 end # I2C #3
Chris Wang5547c372017-10-05 21:57:16 +0800364 device pci 16.0 on end # Management Engine Interface 1
365 device pci 16.1 off end # Management Engine Interface 2
366 device pci 16.2 off end # Management Engine IDE-R
367 device pci 16.3 off end # Management Engine KT Redirection
368 device pci 16.4 off end # Management Engine Interface 3
369 device pci 17.0 off end # SATA
370 device pci 19.0 on end # UART #2
Naveen Manohar5bcb23e2017-11-04 04:00:12 +0530371 device pci 19.1 on
Naveen Manohar1533dfd2017-10-12 15:50:21 +0900372 chip drivers/generic/max98357a
Aamir Bohraa1c82c52020-03-16 18:57:48 +0530373 register "hid" = ""MX98357A""
Naveen Manohar1533dfd2017-10-12 15:50:21 +0900374 register "sdmode_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_A23)"
375 register "sdmode_delay" = "5"
376 device generic 0 on end
377 end
Naveen Manohar5bcb23e2017-11-04 04:00:12 +0530378 chip drivers/i2c/da7219
379 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D9_IRQ)"
380 register "btn_cfg" = "50"
381 register "mic_det_thr" = "500"
382 register "jack_ins_deb" = "20"
383 register "jack_det_rate" = ""32ms_64ms""
384 register "jack_rem_deb" = "1"
385 register "a_d_btn_thr" = "0xa"
386 register "d_b_btn_thr" = "0x16"
387 register "b_c_btn_thr" = "0x21"
388 register "c_mic_btn_thr" = "0x3e"
389 register "btn_avg" = "4"
390 register "adc_1bit_rpt" = "1"
391 register "micbias_lvl" = "2600"
392 register "mic_amp_in_sel" = ""diff""
393 device i2c 1A on end
394 end
395 end # I2C #5
Chris Wang36e40e42017-10-26 19:04:57 +0800396 device pci 19.2 on
397 chip drivers/i2c/generic
398 register "hid" = ""ELAN0000""
399 register "desc" = ""ELAN Touchpad""
400 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_B3_IRQ)"
401 register "wake" = "GPE0_DW0_05"
402 device i2c 15 on end
403 end
404 end # I2C #4
Chris Wang5547c372017-10-05 21:57:16 +0800405 device pci 1c.0 on
406 chip drivers/intel/wifi
Seunghwan Kimdf2ae962018-02-01 14:33:04 +0900407 register "wake" = "GPE0_DW0_00"
Chris Wang5547c372017-10-05 21:57:16 +0800408 device pci 00.0 on end
409 end
410 end # PCI Express Port 1
411 device pci 1c.1 off end # PCI Express Port 2
412 device pci 1c.2 off end # PCI Express Port 3
413 device pci 1c.3 off end # PCI Express Port 4
414 device pci 1c.4 off end # PCI Express Port 5
415 device pci 1c.5 off end # PCI Express Port 6
416 device pci 1c.6 off end # PCI Express Port 7
417 device pci 1c.7 off end # PCI Express Port 8
418 device pci 1d.0 off end # PCI Express Port 9
419 device pci 1d.1 off end # PCI Express Port 10
420 device pci 1d.2 off end # PCI Express Port 11
421 device pci 1d.3 off end # PCI Express Port 12
422 device pci 1e.0 on end # UART #0
423 device pci 1e.1 off end # UART #1
424 device pci 1e.2 off end # GSPI #0
425 device pci 1e.3 off end # GSPI #1
426 device pci 1e.4 on end # eMMC
427 device pci 1e.5 off end # SDIO
428 device pci 1e.6 on end # SDCard
429 device pci 1f.0 on
430 chip ec/google/chromeec
431 device pnp 0c09.0 on end
432 end
433 end # LPC Interface
434 device pci 1f.1 on end # P2SB
435 device pci 1f.2 on end # Power Management Controller
436 device pci 1f.3 on end # Intel HDA
437 device pci 1f.4 on end # SMBus
438 device pci 1f.5 on end # PCH SPI
439 device pci 1f.6 off end # GbE
440 end
441end