blob: 3d91884d515e053884bc9b70c4326835030114d3 [file] [log] [blame]
Chris Wang5547c372017-10-05 21:57:16 +08001chip soc/intel/skylake
2
Matt DeVillier8f424722019-11-27 22:55:43 -06003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Chris Wang5547c372017-10-05 21:57:16 +08006 # Deep Sx states
7 register "deep_s3_enable_ac" = "0"
Furquan Shaikhd37107e2017-11-08 11:28:10 -08008 register "deep_s3_enable_dc" = "0"
Chris Wang5547c372017-10-05 21:57:16 +08009 register "deep_s5_enable_ac" = "1"
10 register "deep_s5_enable_dc" = "1"
Furquan Shaikh9d867af2017-12-03 21:45:47 -080011 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
Chris Wang5547c372017-10-05 21:57:16 +080012
13 # GPE configuration
14 # Note that GPE events called out in ASL code rely on this
15 # route. i.e. If this route changes then the affected GPE
16 # offset bits also need to be changed.
17 register "gpe0_dw0" = "GPP_B"
18 register "gpe0_dw1" = "GPP_D"
19 register "gpe0_dw2" = "GPP_E"
20
21 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
22 register "gen1_dec" = "0x00fc0801"
23 register "gen2_dec" = "0x000c0201"
24 # EC memory map range is 0x900-0x9ff
25 register "gen3_dec" = "0x00fc0901"
26
Seunghwan Kim3f0c7242018-02-13 16:58:00 +090027 # Enable DPTF
28 register "dptf_enable" = "1"
29
Chris Wang5547c372017-10-05 21:57:16 +080030 # Enable S0ix
31 register "s0ix_enable" = "1"
32
33 # FSP Configuration
34 register "ProbelessTrace" = "0"
Chris Wang5547c372017-10-05 21:57:16 +080035 register "SataSalpSupport" = "0"
36 register "SataMode" = "0"
37 register "SataPortsEnable[0]" = "0"
Chris Wang5547c372017-10-05 21:57:16 +080038 register "DspEnable" = "1"
39 register "IoBufferOwnership" = "3"
Chris Wang5547c372017-10-05 21:57:16 +080040 register "SsicPortEnable" = "0"
Chris Wang5547c372017-10-05 21:57:16 +080041 register "ScsEmmcHs400Enabled" = "1"
Chris Wang5547c372017-10-05 21:57:16 +080042 register "PttSwitch" = "0"
Chris Wang5547c372017-10-05 21:57:16 +080043 register "SkipExtGfxScan" = "1"
Chris Wang5547c372017-10-05 21:57:16 +080044 register "HeciEnabled" = "0"
Chris Wang5547c372017-10-05 21:57:16 +080045 register "SaGv" = "3"
Chris Wang5547c372017-10-05 21:57:16 +080046 register "PmConfigSlpS3MinAssert" = "2" # 50ms
47 register "PmConfigSlpS4MinAssert" = "1" # 1s
48 register "PmConfigSlpSusMinAssert" = "1" # 500ms
49 register "PmConfigSlpAMinAssert" = "3" # 2s
50 register "PmTimerDisabled" = "1"
51
Chris Wang51de1802017-11-24 13:43:50 +080052 # VR Slew rate setting for improving audible noise
53 register "AcousticNoiseMitigation" = "1"
54 register "FastPkgCRampDisableIa" = "1"
55 register "FastPkgCRampDisableGt" = "1"
56 register "FastPkgCRampDisableSa" = "1"
57 register "SlowSlewRateForIa" = "3" # Fast/16
58 register "SlowSlewRateForGt" = "3" # Fast/16
Seunghwan Kim3dd88f12018-02-27 14:27:26 +090059 register "SlowSlewRateForSa" = "2" # Fast/8
60
Chris Wang5547c372017-10-05 21:57:16 +080061 # VR Settings Configuration for 4 Domains
62 #+----------------+-------+-------+-------+-------+
63 #| Domain/Setting | SA | IA | GTUS | GTS |
64 #+----------------+-------+-------+-------+-------+
65 #| Psi1Threshold | 20A | 20A | 20A | 20A |
66 #| Psi2Threshold | 2A | 2A | 2A | 2A |
67 #| Psi3Threshold | 1A | 1A | 1A | 1A |
68 #| Psi3Enable | 1 | 1 | 1 | 1 |
69 #| Psi4Enable | 1 | 1 | 1 | 1 |
70 #| ImonSlope | 0 | 0 | 0 | 0 |
71 #| ImonOffset | 0 | 0 | 0 | 0 |
72 #| IccMax | 5A | 24A | 24A | 24A |
73 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
74 #| AcLoadline | 15 | 5.7 | 5.5 | 5.5 |
75 #| DcLoadline | 14.3 | 4.83 | 4.2 | 4.2 |
76 #+----------------+-------+-------+-------+-------+
77 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
78 .vr_config_enable = 1,
79 .psi1threshold = VR_CFG_AMP(20),
80 .psi2threshold = VR_CFG_AMP(2),
81 .psi3threshold = VR_CFG_AMP(1),
82 .psi3enable = 1,
83 .psi4enable = 1,
84 .imon_slope = 0x0,
85 .imon_offset = 0x0,
86 .icc_max = VR_CFG_AMP(5),
87 .voltage_limit = 1520,
88 .ac_loadline = 1500,
89 .dc_loadline = 1430,
90 }"
91
92 register "domain_vr_config[VR_IA_CORE]" = "{
93 .vr_config_enable = 1,
94 .psi1threshold = VR_CFG_AMP(20),
95 .psi2threshold = VR_CFG_AMP(2),
96 .psi3threshold = VR_CFG_AMP(1),
97 .psi3enable = 1,
98 .psi4enable = 1,
99 .imon_slope = 0x0,
100 .imon_offset = 0x0,
101 .icc_max = VR_CFG_AMP(24),
102 .voltage_limit = 1520,
103 .ac_loadline = 570,
104 .dc_loadline = 483,
105 }"
106
107 register "domain_vr_config[VR_GT_UNSLICED]" = "{
108 .vr_config_enable = 1,
109 .psi1threshold = VR_CFG_AMP(20),
110 .psi2threshold = VR_CFG_AMP(2),
111 .psi3threshold = VR_CFG_AMP(1),
112 .psi3enable = 1,
113 .psi4enable = 1,
114 .imon_slope = 0x0,
115 .imon_offset = 0x0,
116 .icc_max = VR_CFG_AMP(24),
117 .voltage_limit = 1520,
118 .ac_loadline = 550,
119 .dc_loadline = 420,
120 }"
121
122 register "domain_vr_config[VR_GT_SLICED]" = "{
123 .vr_config_enable = 1,
124 .psi1threshold = VR_CFG_AMP(20),
125 .psi2threshold = VR_CFG_AMP(2),
126 .psi3threshold = VR_CFG_AMP(1),
127 .psi3enable = 1,
128 .psi4enable = 1,
129 .imon_slope = 0x0,
130 .imon_offset = 0x0,
131 .icc_max = VR_CFG_AMP(24),
132 .voltage_limit = 1520,
133 .ac_loadline = 550,
134 .dc_loadline = 420,
135 }"
136
137 # Enable Root port 1.
138 register "PcieRpEnable[0]" = "1"
139 # Enable CLKREQ#
140 register "PcieRpClkReqSupport[0]" = "1"
141 # RP 1 uses SRCCLKREQ1#
142 register "PcieRpClkReqNumber[0]" = "1"
Angel Ponse16692e2020-08-03 12:54:48 +0200143 # RP 1 uses uses CLK SRC 1
144 register "PcieRpClkSrcNumber[0]" = "1"
Furquan Shaikh9c12e902017-12-17 20:31:18 -0800145 # RP 1, Enable Advanced Error Reporting
146 register "PcieRpAdvancedErrorReporting[0]" = "1"
147 # RP 1, Enable Latency Tolerance Reporting Mechanism
148 register "PcieRpLtrEnable[0]" = "1"
Chris Wang5547c372017-10-05 21:57:16 +0800149
Seunghwan Kim635e5122018-06-14 12:39:56 +0900150 register "usb2_ports[0]" = "USB2_PORT_LONG(OC1)" # Type-C Port 1
151 register "usb2_ports[1]" = "USB2_PORT_SHORT(OC2)" # Type-A Port
sh.kim35325e12017-12-01 16:09:50 +0900152 register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth
Seunghwan Kim635e5122018-06-14 12:39:56 +0900153 register "usb2_ports[4]" = "USB2_PORT_LONG(OC0)" # Type-C Port 2
sh.kim35325e12017-12-01 16:09:50 +0900154 register "usb2_ports[6]" = "USB2_PORT_SHORT(OC_SKIP)" # H1
155 register "usb2_ports[8]" = "USB2_PORT_SHORT(OC_SKIP)" # Camera
Chris Wang5547c372017-10-05 21:57:16 +0800156
Seunghwan Kim635e5122018-06-14 12:39:56 +0900157 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 1
158 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 2
159 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC2)" # Type-A Port
Seunghwan Kime5a9e602018-06-15 10:20:25 +0900160 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # LTE module
Chris Wang5547c372017-10-05 21:57:16 +0800161
Subrata Banikc4986eb2018-05-09 14:55:09 +0530162 # Intel Common SoC Config
163 #+-------------------+---------------------------+
164 #| Field | Value |
165 #+-------------------+---------------------------+
166 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
167 #| I2C0 | Touchscreen |
168 #| I2C1 | cr50 TPM. Early init is |
169 #| | required to set up a BAR |
170 #| | for TPM communication |
171 #| | before memory is up |
172 #| I2C2 | Trackpad |
173 #| I2C3 | Pen |
174 #| I2C4 | Camera |
175 #| I2C5 | Audio |
Subrata Banikc077b222019-08-01 10:50:35 +0530176 #| pch_thermal_trip | PCH Trip Temperature |
Subrata Banikc4986eb2018-05-09 14:55:09 +0530177 #+-------------------+---------------------------+
178 register "common_soc_config" = "{
179 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
180 .i2c[0] = {
Chris Wang5220e5f2017-11-24 14:00:48 +0800181 .speed = I2C_SPEED_FAST,
Subrata Banikc4986eb2018-05-09 14:55:09 +0530182 .speed_config[0] = {
183 .speed = I2C_SPEED_FAST,
184 .scl_lcnt = 180,
185 .scl_hcnt = 90,
186 .sda_hold = 36,
187 },
188 },
189 .i2c[1] = {
190 .early_init = 1,
191 .speed = I2C_SPEED_FAST,
192 .speed_config[0] = {
193 .speed = I2C_SPEED_FAST,
194 .scl_lcnt = 185,
195 .scl_hcnt = 90,
196 .sda_hold = 36,
197 },
198 },
199 .i2c[2] = {
200 .speed = I2C_SPEED_FAST,
201 .speed_config[0] = {
202 .speed = I2C_SPEED_FAST,
203 .scl_lcnt = 190,
204 .scl_hcnt = 100,
205 .sda_hold = 36,
206 },
207 },
208 .i2c[3] = {
209 .speed = I2C_SPEED_FAST,
210 .speed_config[0] = {
211 .speed = I2C_SPEED_FAST,
212 .scl_lcnt = 185,
213 .scl_hcnt = 90,
214 .sda_hold = 36,
215 },
216 },
217 .i2c[4] = {
218 .speed = I2C_SPEED_FAST,
219 .speed_config[0] = {
220 .speed = I2C_SPEED_FAST,
221 .scl_lcnt = 190,
222 .scl_hcnt = 100,
223 .sda_hold = 36,
224 },
225 },
226 .i2c[5] = {
227 .speed = I2C_SPEED_FAST,
228 .speed_config[0] = {
229 .speed = I2C_SPEED_FAST,
230 .scl_lcnt = 190,
231 .scl_hcnt = 100,
232 .sda_hold = 36,
233 },
Chris Wang5220e5f2017-11-24 14:00:48 +0800234 },
Subrata Banikc077b222019-08-01 10:50:35 +0530235 .pch_thermal_trip = 75,
Chris Wang5220e5f2017-11-24 14:00:48 +0800236 }"
Chris Wang5547c372017-10-05 21:57:16 +0800237
Subrata Banikc4986eb2018-05-09 14:55:09 +0530238 # Touch Screen
239 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
240
Chris Wang5547c372017-10-05 21:57:16 +0800241 # H1
242 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3"
Chris Wang5547c372017-10-05 21:57:16 +0800243
244 # Trackpad
245 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
246
247 # Pen
248 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
249
250 # Camera
251 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
252
253 # Audio
254 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8"
Chris Wang5547c372017-10-05 21:57:16 +0800255
256 # Must leave UART0 enabled or SD/eMMC will not work as PCI
257 register "SerialIoDevMode" = "{
258 [PchSerialIoIndexI2C0] = PchSerialIoPci,
259 [PchSerialIoIndexI2C1] = PchSerialIoPci,
260 [PchSerialIoIndexI2C2] = PchSerialIoPci,
261 [PchSerialIoIndexI2C3] = PchSerialIoPci,
262 [PchSerialIoIndexI2C4] = PchSerialIoPci,
263 [PchSerialIoIndexI2C5] = PchSerialIoPci,
264 [PchSerialIoIndexSpi0] = PchSerialIoDisabled,
265 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
Furquan Shaikh8a1f0952018-01-24 13:14:33 -0800266 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
Chris Wang5547c372017-10-05 21:57:16 +0800267 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
268 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
269 }"
270
Chris Wang5547c372017-10-05 21:57:16 +0800271 # PL2 override 15W for KBL-Y
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530272 register "power_limits_config" = "{
273 .tdp_pl2_override = 15,
274 .psys_pmax = 45,
275 }"
Chris Wang5547c372017-10-05 21:57:16 +0800276 register "tcc_offset" = "10" # TCC of 90C
277
278 # Use default SD card detect GPIO configuration
279 register "sdcard_cd_gpio_default" = "GPP_E15"
280
Chris Wang5547c372017-10-05 21:57:16 +0800281 device cpu_cluster 0 on
282 device lapic 0 on end
283 end
284 device domain 0 on
285 device pci 00.0 on end # Host Bridge
286 device pci 02.0 on end # Integrated Graphics Device
Felix Singer9c1c0092020-07-29 20:48:08 +0200287 device pci 04.0 on end # SA thermal subsystem
Felix Singer4d5c4e02020-07-29 22:28:37 +0200288 device pci 05.0 on end # SA IMGU
Chris Wang5547c372017-10-05 21:57:16 +0800289 device pci 14.0 on end # USB xHCI
Furquan Shaikh7ca40062018-04-25 17:59:09 -0700290 device pci 14.1 on end # USB xDCI (OTG)
Chris Wang5547c372017-10-05 21:57:16 +0800291 device pci 14.2 on end # Thermal Subsystem
Felix Singere2186672020-07-29 23:20:52 +0200292 device pci 14.3 on end # Camera
Chris Wang94dc50e2017-11-28 16:33:27 +0800293 device pci 15.0 on
294 chip drivers/i2c/hid
295 register "generic.hid" = ""SYTS7813""
296 register "generic.desc" = ""Synaptics Touchscreen""
Karthikeyan Ramasubramanianc37e1e62020-11-10 14:54:40 -0700297 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
Chris Wang94dc50e2017-11-28 16:33:27 +0800298 register "generic.probed" = "1"
299 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
300 register "generic.enable_delay_ms" = "45"
301 register "generic.has_power_resource" = "1"
302 register "generic.disable_gpio_export_in_crs" = "1"
303 register "hid_desc_reg_offset" = "0x20"
304 device i2c 20 on end
305 end
306 end # I2C #0
Chris Wang5547c372017-10-05 21:57:16 +0800307 device pci 15.1 on
308 chip drivers/i2c/tpm
309 register "hid" = ""GOOG0005""
310 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
311 device i2c 50 on end
312 end
313 end # I2C #1
Seunghwan Kim5bf63472018-06-15 15:26:47 +0900314 device pci 15.2 on
315 chip drivers/i2c/generic
Gwendal Grignou145ef872018-07-03 14:31:31 -0700316 register "hid" = ""STH9321""
Seunghwan Kim5bf63472018-06-15 15:26:47 +0900317 register "name" = ""SEMTECH SX9321""
318 register "desc" = ""SAR Proximity Sensor""
319 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_A18_IRQ)"
320 register "device_present_gpio" = "GPP_B20"
321 device i2c 28 on end
322 end
323 end # I2C #2
Seunghwan Kim533ea7a2017-12-28 10:40:35 +0900324 device pci 15.3 on
325 chip drivers/i2c/hid
326 register "generic.hid" = ""ACPI0C50""
327 register "generic.cid" = ""PNP0C50""
328 register "generic.desc" = ""Digitizer device""
329 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_A22_IRQ)"
330 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C9)"
331 register "generic.has_power_resource" = "1"
332 register "generic.disable_gpio_export_in_crs" = "1"
333 register "generic.wake" = "GPE0_DW0_21"
334 register "hid_desc_reg_offset" = "0x1"
335 device i2c 0x9 on end
336 end
Furquan Shaikhbb1e5392018-01-11 20:29:38 -0800337 chip drivers/generic/gpio_keys
338 register "name" = ""PENH""
339 register "gpio" = "ACPI_GPIO_INPUT_ACTIVE_LOW(GPP_B19)"
340 register "key.dev_name" = ""EJCT""
341 register "key.linux_code" = "SW_PEN_INSERTED"
342 register "key.linux_input_type" = "EV_SW"
343 register "key.label" = ""pen_eject""
Furquan Shaikhfa8b75f2020-06-26 01:19:46 -0700344 register "key.wakeup_route" = "WAKEUP_ROUTE_DISABLED"
Furquan Shaikhbb1e5392018-01-11 20:29:38 -0800345 device generic 0 on end
346 end
Seunghwan Kim533ea7a2017-12-28 10:40:35 +0900347 end # I2C #3
Chris Wang5547c372017-10-05 21:57:16 +0800348 device pci 16.0 on end # Management Engine Interface 1
349 device pci 16.1 off end # Management Engine Interface 2
350 device pci 16.2 off end # Management Engine IDE-R
351 device pci 16.3 off end # Management Engine KT Redirection
352 device pci 16.4 off end # Management Engine Interface 3
353 device pci 17.0 off end # SATA
354 device pci 19.0 on end # UART #2
Naveen Manohar5bcb23e2017-11-04 04:00:12 +0530355 device pci 19.1 on
Naveen Manohar1533dfd2017-10-12 15:50:21 +0900356 chip drivers/generic/max98357a
Aamir Bohraa1c82c52020-03-16 18:57:48 +0530357 register "hid" = ""MX98357A""
Naveen Manohar1533dfd2017-10-12 15:50:21 +0900358 register "sdmode_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_A23)"
359 register "sdmode_delay" = "5"
360 device generic 0 on end
361 end
Naveen Manohar5bcb23e2017-11-04 04:00:12 +0530362 chip drivers/i2c/da7219
363 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D9_IRQ)"
364 register "btn_cfg" = "50"
365 register "mic_det_thr" = "500"
366 register "jack_ins_deb" = "20"
367 register "jack_det_rate" = ""32ms_64ms""
368 register "jack_rem_deb" = "1"
369 register "a_d_btn_thr" = "0xa"
370 register "d_b_btn_thr" = "0x16"
371 register "b_c_btn_thr" = "0x21"
372 register "c_mic_btn_thr" = "0x3e"
373 register "btn_avg" = "4"
374 register "adc_1bit_rpt" = "1"
375 register "micbias_lvl" = "2600"
376 register "mic_amp_in_sel" = ""diff""
377 device i2c 1A on end
378 end
379 end # I2C #5
Chris Wang36e40e42017-10-26 19:04:57 +0800380 device pci 19.2 on
381 chip drivers/i2c/generic
382 register "hid" = ""ELAN0000""
383 register "desc" = ""ELAN Touchpad""
384 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_B3_IRQ)"
385 register "wake" = "GPE0_DW0_05"
386 device i2c 15 on end
387 end
388 end # I2C #4
Chris Wang5547c372017-10-05 21:57:16 +0800389 device pci 1c.0 on
Furquan Shaikha266d1e2020-10-04 12:52:54 -0700390 chip drivers/wifi/generic
Seunghwan Kimdf2ae962018-02-01 14:33:04 +0900391 register "wake" = "GPE0_DW0_00"
Chris Wang5547c372017-10-05 21:57:16 +0800392 device pci 00.0 on end
393 end
394 end # PCI Express Port 1
395 device pci 1c.1 off end # PCI Express Port 2
396 device pci 1c.2 off end # PCI Express Port 3
397 device pci 1c.3 off end # PCI Express Port 4
398 device pci 1c.4 off end # PCI Express Port 5
399 device pci 1c.5 off end # PCI Express Port 6
400 device pci 1c.6 off end # PCI Express Port 7
401 device pci 1c.7 off end # PCI Express Port 8
402 device pci 1d.0 off end # PCI Express Port 9
403 device pci 1d.1 off end # PCI Express Port 10
404 device pci 1d.2 off end # PCI Express Port 11
405 device pci 1d.3 off end # PCI Express Port 12
406 device pci 1e.0 on end # UART #0
407 device pci 1e.1 off end # UART #1
408 device pci 1e.2 off end # GSPI #0
409 device pci 1e.3 off end # GSPI #1
410 device pci 1e.4 on end # eMMC
411 device pci 1e.5 off end # SDIO
412 device pci 1e.6 on end # SDCard
413 device pci 1f.0 on
414 chip ec/google/chromeec
415 device pnp 0c09.0 on end
416 end
417 end # LPC Interface
418 device pci 1f.1 on end # P2SB
419 device pci 1f.2 on end # Power Management Controller
420 device pci 1f.3 on end # Intel HDA
421 device pci 1f.4 on end # SMBus
422 device pci 1f.5 on end # PCH SPI
423 device pci 1f.6 off end # GbE
424 end
425end