blob: d64bd8a0220c8bb4101794de683d9e90084d9c57 [file] [log] [blame]
Chris Wang5547c372017-10-05 21:57:16 +08001chip soc/intel/skylake
2
Matt DeVillier8f424722019-11-27 22:55:43 -06003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Chris Wang5547c372017-10-05 21:57:16 +08006 # Deep Sx states
7 register "deep_s3_enable_ac" = "0"
Furquan Shaikhd37107e2017-11-08 11:28:10 -08008 register "deep_s3_enable_dc" = "0"
Chris Wang5547c372017-10-05 21:57:16 +08009 register "deep_s5_enable_ac" = "1"
10 register "deep_s5_enable_dc" = "1"
Furquan Shaikh9d867af2017-12-03 21:45:47 -080011 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
Chris Wang5547c372017-10-05 21:57:16 +080012
13 # GPE configuration
14 # Note that GPE events called out in ASL code rely on this
15 # route. i.e. If this route changes then the affected GPE
16 # offset bits also need to be changed.
17 register "gpe0_dw0" = "GPP_B"
18 register "gpe0_dw1" = "GPP_D"
19 register "gpe0_dw2" = "GPP_E"
20
21 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
22 register "gen1_dec" = "0x00fc0801"
23 register "gen2_dec" = "0x000c0201"
24 # EC memory map range is 0x900-0x9ff
25 register "gen3_dec" = "0x00fc0901"
26
Seunghwan Kim3f0c7242018-02-13 16:58:00 +090027 # Enable DPTF
28 register "dptf_enable" = "1"
29
Chris Wang5547c372017-10-05 21:57:16 +080030 # Enable S0ix
31 register "s0ix_enable" = "1"
32
33 # FSP Configuration
34 register "ProbelessTrace" = "0"
Chris Wang5547c372017-10-05 21:57:16 +080035 register "SataSalpSupport" = "0"
36 register "SataMode" = "0"
37 register "SataPortsEnable[0]" = "0"
Chris Wang5547c372017-10-05 21:57:16 +080038 register "DspEnable" = "1"
39 register "IoBufferOwnership" = "3"
Chris Wang5547c372017-10-05 21:57:16 +080040 register "SsicPortEnable" = "0"
Andy Yehbc81b672017-12-14 13:14:35 +080041 register "Cio2Enable" = "1"
42 register "SaImguEnable" = "1"
Chris Wang5547c372017-10-05 21:57:16 +080043 register "ScsEmmcHs400Enabled" = "1"
44 register "ScsSdCardEnabled" = "2"
Chris Wang5547c372017-10-05 21:57:16 +080045 register "PttSwitch" = "0"
Chris Wang5547c372017-10-05 21:57:16 +080046 register "SkipExtGfxScan" = "1"
47 register "Device4Enable" = "1"
48 register "HeciEnabled" = "0"
Chris Wang5547c372017-10-05 21:57:16 +080049 register "SaGv" = "3"
Chris Wang5547c372017-10-05 21:57:16 +080050 register "PmConfigSlpS3MinAssert" = "2" # 50ms
51 register "PmConfigSlpS4MinAssert" = "1" # 1s
52 register "PmConfigSlpSusMinAssert" = "1" # 500ms
53 register "PmConfigSlpAMinAssert" = "3" # 2s
54 register "PmTimerDisabled" = "1"
55
Chris Wang51de1802017-11-24 13:43:50 +080056 # VR Slew rate setting for improving audible noise
57 register "AcousticNoiseMitigation" = "1"
58 register "FastPkgCRampDisableIa" = "1"
59 register "FastPkgCRampDisableGt" = "1"
60 register "FastPkgCRampDisableSa" = "1"
61 register "SlowSlewRateForIa" = "3" # Fast/16
62 register "SlowSlewRateForGt" = "3" # Fast/16
Seunghwan Kim3dd88f12018-02-27 14:27:26 +090063 register "SlowSlewRateForSa" = "2" # Fast/8
64
Chris Wang5547c372017-10-05 21:57:16 +080065 # VR Settings Configuration for 4 Domains
66 #+----------------+-------+-------+-------+-------+
67 #| Domain/Setting | SA | IA | GTUS | GTS |
68 #+----------------+-------+-------+-------+-------+
69 #| Psi1Threshold | 20A | 20A | 20A | 20A |
70 #| Psi2Threshold | 2A | 2A | 2A | 2A |
71 #| Psi3Threshold | 1A | 1A | 1A | 1A |
72 #| Psi3Enable | 1 | 1 | 1 | 1 |
73 #| Psi4Enable | 1 | 1 | 1 | 1 |
74 #| ImonSlope | 0 | 0 | 0 | 0 |
75 #| ImonOffset | 0 | 0 | 0 | 0 |
76 #| IccMax | 5A | 24A | 24A | 24A |
77 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
78 #| AcLoadline | 15 | 5.7 | 5.5 | 5.5 |
79 #| DcLoadline | 14.3 | 4.83 | 4.2 | 4.2 |
80 #+----------------+-------+-------+-------+-------+
81 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
82 .vr_config_enable = 1,
83 .psi1threshold = VR_CFG_AMP(20),
84 .psi2threshold = VR_CFG_AMP(2),
85 .psi3threshold = VR_CFG_AMP(1),
86 .psi3enable = 1,
87 .psi4enable = 1,
88 .imon_slope = 0x0,
89 .imon_offset = 0x0,
90 .icc_max = VR_CFG_AMP(5),
91 .voltage_limit = 1520,
92 .ac_loadline = 1500,
93 .dc_loadline = 1430,
94 }"
95
96 register "domain_vr_config[VR_IA_CORE]" = "{
97 .vr_config_enable = 1,
98 .psi1threshold = VR_CFG_AMP(20),
99 .psi2threshold = VR_CFG_AMP(2),
100 .psi3threshold = VR_CFG_AMP(1),
101 .psi3enable = 1,
102 .psi4enable = 1,
103 .imon_slope = 0x0,
104 .imon_offset = 0x0,
105 .icc_max = VR_CFG_AMP(24),
106 .voltage_limit = 1520,
107 .ac_loadline = 570,
108 .dc_loadline = 483,
109 }"
110
111 register "domain_vr_config[VR_GT_UNSLICED]" = "{
112 .vr_config_enable = 1,
113 .psi1threshold = VR_CFG_AMP(20),
114 .psi2threshold = VR_CFG_AMP(2),
115 .psi3threshold = VR_CFG_AMP(1),
116 .psi3enable = 1,
117 .psi4enable = 1,
118 .imon_slope = 0x0,
119 .imon_offset = 0x0,
120 .icc_max = VR_CFG_AMP(24),
121 .voltage_limit = 1520,
122 .ac_loadline = 550,
123 .dc_loadline = 420,
124 }"
125
126 register "domain_vr_config[VR_GT_SLICED]" = "{
127 .vr_config_enable = 1,
128 .psi1threshold = VR_CFG_AMP(20),
129 .psi2threshold = VR_CFG_AMP(2),
130 .psi3threshold = VR_CFG_AMP(1),
131 .psi3enable = 1,
132 .psi4enable = 1,
133 .imon_slope = 0x0,
134 .imon_offset = 0x0,
135 .icc_max = VR_CFG_AMP(24),
136 .voltage_limit = 1520,
137 .ac_loadline = 550,
138 .dc_loadline = 420,
139 }"
140
141 # Enable Root port 1.
142 register "PcieRpEnable[0]" = "1"
143 # Enable CLKREQ#
144 register "PcieRpClkReqSupport[0]" = "1"
145 # RP 1 uses SRCCLKREQ1#
146 register "PcieRpClkReqNumber[0]" = "1"
Angel Ponse16692e2020-08-03 12:54:48 +0200147 # RP 1 uses uses CLK SRC 1
148 register "PcieRpClkSrcNumber[0]" = "1"
Furquan Shaikh9c12e902017-12-17 20:31:18 -0800149 # RP 1, Enable Advanced Error Reporting
150 register "PcieRpAdvancedErrorReporting[0]" = "1"
151 # RP 1, Enable Latency Tolerance Reporting Mechanism
152 register "PcieRpLtrEnable[0]" = "1"
Chris Wang5547c372017-10-05 21:57:16 +0800153
Seunghwan Kim635e5122018-06-14 12:39:56 +0900154 register "usb2_ports[0]" = "USB2_PORT_LONG(OC1)" # Type-C Port 1
155 register "usb2_ports[1]" = "USB2_PORT_SHORT(OC2)" # Type-A Port
sh.kim35325e12017-12-01 16:09:50 +0900156 register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth
Seunghwan Kim635e5122018-06-14 12:39:56 +0900157 register "usb2_ports[4]" = "USB2_PORT_LONG(OC0)" # Type-C Port 2
sh.kim35325e12017-12-01 16:09:50 +0900158 register "usb2_ports[6]" = "USB2_PORT_SHORT(OC_SKIP)" # H1
159 register "usb2_ports[8]" = "USB2_PORT_SHORT(OC_SKIP)" # Camera
Chris Wang5547c372017-10-05 21:57:16 +0800160
Seunghwan Kim635e5122018-06-14 12:39:56 +0900161 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 1
162 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 2
163 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC2)" # Type-A Port
Seunghwan Kime5a9e602018-06-15 10:20:25 +0900164 register "usb3_ports[3]" = "USB3_PORT_DEFAULT(OC_SKIP)" # LTE module
Chris Wang5547c372017-10-05 21:57:16 +0800165
Subrata Banikc4986eb2018-05-09 14:55:09 +0530166 # Intel Common SoC Config
167 #+-------------------+---------------------------+
168 #| Field | Value |
169 #+-------------------+---------------------------+
170 #| chipset_lockdown | CHIPSET_LOCKDOWN_COREBOOT |
171 #| I2C0 | Touchscreen |
172 #| I2C1 | cr50 TPM. Early init is |
173 #| | required to set up a BAR |
174 #| | for TPM communication |
175 #| | before memory is up |
176 #| I2C2 | Trackpad |
177 #| I2C3 | Pen |
178 #| I2C4 | Camera |
179 #| I2C5 | Audio |
Subrata Banikc077b222019-08-01 10:50:35 +0530180 #| pch_thermal_trip | PCH Trip Temperature |
Subrata Banikc4986eb2018-05-09 14:55:09 +0530181 #+-------------------+---------------------------+
182 register "common_soc_config" = "{
183 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
184 .i2c[0] = {
Chris Wang5220e5f2017-11-24 14:00:48 +0800185 .speed = I2C_SPEED_FAST,
Subrata Banikc4986eb2018-05-09 14:55:09 +0530186 .speed_config[0] = {
187 .speed = I2C_SPEED_FAST,
188 .scl_lcnt = 180,
189 .scl_hcnt = 90,
190 .sda_hold = 36,
191 },
192 },
193 .i2c[1] = {
194 .early_init = 1,
195 .speed = I2C_SPEED_FAST,
196 .speed_config[0] = {
197 .speed = I2C_SPEED_FAST,
198 .scl_lcnt = 185,
199 .scl_hcnt = 90,
200 .sda_hold = 36,
201 },
202 },
203 .i2c[2] = {
204 .speed = I2C_SPEED_FAST,
205 .speed_config[0] = {
206 .speed = I2C_SPEED_FAST,
207 .scl_lcnt = 190,
208 .scl_hcnt = 100,
209 .sda_hold = 36,
210 },
211 },
212 .i2c[3] = {
213 .speed = I2C_SPEED_FAST,
214 .speed_config[0] = {
215 .speed = I2C_SPEED_FAST,
216 .scl_lcnt = 185,
217 .scl_hcnt = 90,
218 .sda_hold = 36,
219 },
220 },
221 .i2c[4] = {
222 .speed = I2C_SPEED_FAST,
223 .speed_config[0] = {
224 .speed = I2C_SPEED_FAST,
225 .scl_lcnt = 190,
226 .scl_hcnt = 100,
227 .sda_hold = 36,
228 },
229 },
230 .i2c[5] = {
231 .speed = I2C_SPEED_FAST,
232 .speed_config[0] = {
233 .speed = I2C_SPEED_FAST,
234 .scl_lcnt = 190,
235 .scl_hcnt = 100,
236 .sda_hold = 36,
237 },
Chris Wang5220e5f2017-11-24 14:00:48 +0800238 },
Subrata Banikc077b222019-08-01 10:50:35 +0530239 .pch_thermal_trip = 75,
Chris Wang5220e5f2017-11-24 14:00:48 +0800240 }"
Chris Wang5547c372017-10-05 21:57:16 +0800241
Subrata Banikc4986eb2018-05-09 14:55:09 +0530242 # Touch Screen
243 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
244
Chris Wang5547c372017-10-05 21:57:16 +0800245 # H1
246 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3"
Chris Wang5547c372017-10-05 21:57:16 +0800247
248 # Trackpad
249 register "i2c_voltage[2]" = "I2C_VOLTAGE_1V8"
250
251 # Pen
252 register "i2c_voltage[3]" = "I2C_VOLTAGE_1V8"
253
254 # Camera
255 register "i2c_voltage[4]" = "I2C_VOLTAGE_1V8"
256
257 # Audio
258 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8"
Chris Wang5547c372017-10-05 21:57:16 +0800259
260 # Must leave UART0 enabled or SD/eMMC will not work as PCI
261 register "SerialIoDevMode" = "{
262 [PchSerialIoIndexI2C0] = PchSerialIoPci,
263 [PchSerialIoIndexI2C1] = PchSerialIoPci,
264 [PchSerialIoIndexI2C2] = PchSerialIoPci,
265 [PchSerialIoIndexI2C3] = PchSerialIoPci,
266 [PchSerialIoIndexI2C4] = PchSerialIoPci,
267 [PchSerialIoIndexI2C5] = PchSerialIoPci,
268 [PchSerialIoIndexSpi0] = PchSerialIoDisabled,
269 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
Furquan Shaikh8a1f0952018-01-24 13:14:33 -0800270 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
Chris Wang5547c372017-10-05 21:57:16 +0800271 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
272 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
273 }"
274
275 register "speed_shift_enable" = "1"
276 # PL2 override 15W for KBL-Y
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530277 register "power_limits_config" = "{
278 .tdp_pl2_override = 15,
279 .psys_pmax = 45,
280 }"
Chris Wang5547c372017-10-05 21:57:16 +0800281 register "tcc_offset" = "10" # TCC of 90C
282
283 # Use default SD card detect GPIO configuration
284 register "sdcard_cd_gpio_default" = "GPP_E15"
285
Chris Wang5547c372017-10-05 21:57:16 +0800286 device cpu_cluster 0 on
287 device lapic 0 on end
288 end
289 device domain 0 on
290 device pci 00.0 on end # Host Bridge
291 device pci 02.0 on end # Integrated Graphics Device
292 device pci 14.0 on end # USB xHCI
Furquan Shaikh7ca40062018-04-25 17:59:09 -0700293 device pci 14.1 on end # USB xDCI (OTG)
Chris Wang5547c372017-10-05 21:57:16 +0800294 device pci 14.2 on end # Thermal Subsystem
Chris Wang94dc50e2017-11-28 16:33:27 +0800295 device pci 15.0 on
296 chip drivers/i2c/hid
297 register "generic.hid" = ""SYTS7813""
298 register "generic.desc" = ""Synaptics Touchscreen""
299 register "generic.irq" = "ACPI_IRQ_EDGE_LOW(GPP_E7_IRQ)"
300 register "generic.probed" = "1"
301 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
302 register "generic.enable_delay_ms" = "45"
303 register "generic.has_power_resource" = "1"
304 register "generic.disable_gpio_export_in_crs" = "1"
305 register "hid_desc_reg_offset" = "0x20"
306 device i2c 20 on end
307 end
308 end # I2C #0
Chris Wang5547c372017-10-05 21:57:16 +0800309 device pci 15.1 on
310 chip drivers/i2c/tpm
311 register "hid" = ""GOOG0005""
312 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
313 device i2c 50 on end
314 end
315 end # I2C #1
Seunghwan Kim5bf63472018-06-15 15:26:47 +0900316 device pci 15.2 on
317 chip drivers/i2c/generic
Gwendal Grignou145ef872018-07-03 14:31:31 -0700318 register "hid" = ""STH9321""
Seunghwan Kim5bf63472018-06-15 15:26:47 +0900319 register "name" = ""SEMTECH SX9321""
320 register "desc" = ""SAR Proximity Sensor""
321 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_A18_IRQ)"
322 register "device_present_gpio" = "GPP_B20"
323 device i2c 28 on end
324 end
325 end # I2C #2
Seunghwan Kim533ea7a2017-12-28 10:40:35 +0900326 device pci 15.3 on
327 chip drivers/i2c/hid
328 register "generic.hid" = ""ACPI0C50""
329 register "generic.cid" = ""PNP0C50""
330 register "generic.desc" = ""Digitizer device""
331 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_A22_IRQ)"
332 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C9)"
333 register "generic.has_power_resource" = "1"
334 register "generic.disable_gpio_export_in_crs" = "1"
335 register "generic.wake" = "GPE0_DW0_21"
336 register "hid_desc_reg_offset" = "0x1"
337 device i2c 0x9 on end
338 end
Furquan Shaikhbb1e5392018-01-11 20:29:38 -0800339 chip drivers/generic/gpio_keys
340 register "name" = ""PENH""
341 register "gpio" = "ACPI_GPIO_INPUT_ACTIVE_LOW(GPP_B19)"
342 register "key.dev_name" = ""EJCT""
343 register "key.linux_code" = "SW_PEN_INSERTED"
344 register "key.linux_input_type" = "EV_SW"
345 register "key.label" = ""pen_eject""
Furquan Shaikhfa8b75f2020-06-26 01:19:46 -0700346 register "key.wakeup_route" = "WAKEUP_ROUTE_DISABLED"
Furquan Shaikhbb1e5392018-01-11 20:29:38 -0800347 device generic 0 on end
348 end
Seunghwan Kim533ea7a2017-12-28 10:40:35 +0900349 end # I2C #3
Chris Wang5547c372017-10-05 21:57:16 +0800350 device pci 16.0 on end # Management Engine Interface 1
351 device pci 16.1 off end # Management Engine Interface 2
352 device pci 16.2 off end # Management Engine IDE-R
353 device pci 16.3 off end # Management Engine KT Redirection
354 device pci 16.4 off end # Management Engine Interface 3
355 device pci 17.0 off end # SATA
356 device pci 19.0 on end # UART #2
Naveen Manohar5bcb23e2017-11-04 04:00:12 +0530357 device pci 19.1 on
Naveen Manohar1533dfd2017-10-12 15:50:21 +0900358 chip drivers/generic/max98357a
Aamir Bohraa1c82c52020-03-16 18:57:48 +0530359 register "hid" = ""MX98357A""
Naveen Manohar1533dfd2017-10-12 15:50:21 +0900360 register "sdmode_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_A23)"
361 register "sdmode_delay" = "5"
362 device generic 0 on end
363 end
Naveen Manohar5bcb23e2017-11-04 04:00:12 +0530364 chip drivers/i2c/da7219
365 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D9_IRQ)"
366 register "btn_cfg" = "50"
367 register "mic_det_thr" = "500"
368 register "jack_ins_deb" = "20"
369 register "jack_det_rate" = ""32ms_64ms""
370 register "jack_rem_deb" = "1"
371 register "a_d_btn_thr" = "0xa"
372 register "d_b_btn_thr" = "0x16"
373 register "b_c_btn_thr" = "0x21"
374 register "c_mic_btn_thr" = "0x3e"
375 register "btn_avg" = "4"
376 register "adc_1bit_rpt" = "1"
377 register "micbias_lvl" = "2600"
378 register "mic_amp_in_sel" = ""diff""
379 device i2c 1A on end
380 end
381 end # I2C #5
Chris Wang36e40e42017-10-26 19:04:57 +0800382 device pci 19.2 on
383 chip drivers/i2c/generic
384 register "hid" = ""ELAN0000""
385 register "desc" = ""ELAN Touchpad""
386 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_B3_IRQ)"
387 register "wake" = "GPE0_DW0_05"
388 device i2c 15 on end
389 end
390 end # I2C #4
Chris Wang5547c372017-10-05 21:57:16 +0800391 device pci 1c.0 on
392 chip drivers/intel/wifi
Seunghwan Kimdf2ae962018-02-01 14:33:04 +0900393 register "wake" = "GPE0_DW0_00"
Chris Wang5547c372017-10-05 21:57:16 +0800394 device pci 00.0 on end
395 end
396 end # PCI Express Port 1
397 device pci 1c.1 off end # PCI Express Port 2
398 device pci 1c.2 off end # PCI Express Port 3
399 device pci 1c.3 off end # PCI Express Port 4
400 device pci 1c.4 off end # PCI Express Port 5
401 device pci 1c.5 off end # PCI Express Port 6
402 device pci 1c.6 off end # PCI Express Port 7
403 device pci 1c.7 off end # PCI Express Port 8
404 device pci 1d.0 off end # PCI Express Port 9
405 device pci 1d.1 off end # PCI Express Port 10
406 device pci 1d.2 off end # PCI Express Port 11
407 device pci 1d.3 off end # PCI Express Port 12
408 device pci 1e.0 on end # UART #0
409 device pci 1e.1 off end # UART #1
410 device pci 1e.2 off end # GSPI #0
411 device pci 1e.3 off end # GSPI #1
412 device pci 1e.4 on end # eMMC
413 device pci 1e.5 off end # SDIO
414 device pci 1e.6 on end # SDCard
415 device pci 1f.0 on
416 chip ec/google/chromeec
417 device pnp 0c09.0 on end
418 end
419 end # LPC Interface
420 device pci 1f.1 on end # P2SB
421 device pci 1f.2 on end # Power Management Controller
422 device pci 1f.3 on end # Intel HDA
423 device pci 1f.4 on end # SMBus
424 device pci 1f.5 on end # PCH SPI
425 device pci 1f.6 off end # GbE
426 end
427end