blob: d6f7048c9fee30537958111aed8f8915c1cb3f33 [file] [log] [blame]
Angel Ponsae593872020-04-04 18:50:57 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Marc Jones24484842017-05-04 21:17:45 -06002
3/*
4 * ACPI - create the Fixed ACPI Description Tables (FADT)
5 */
6
Marc Jones24484842017-05-04 21:17:45 -06007#include <console/console.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -07008#include <acpi/acpi.h>
9#include <acpi/acpigen.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020010#include <device/pci_ops.h>
Marc Jones5ebc8652017-06-19 23:34:04 -060011#include <arch/ioapic.h>
Felix Held69a957f2021-06-17 15:48:25 +020012#include <arch/smp/mpspec.h>
Marshall Dawsone9b862e2017-09-22 15:14:46 -060013#include <cpu/x86/smm.h>
Marc Jones24484842017-05-04 21:17:45 -060014#include <device/device.h>
Marc Jones6bfcf662017-08-06 17:42:35 -060015#include <device/pci.h>
Marshall Dawson69486ca2019-05-02 12:03:45 -060016#include <amdblocks/acpimmio.h>
Marshall Dawson4ee83b22019-05-03 11:44:22 -060017#include <amdblocks/acpi.h>
Felix Held604ffa62021-02-12 00:43:20 +010018#include <amdblocks/ioapic.h>
Marc Jones257db582017-06-18 17:33:30 -060019#include <soc/acpi.h>
Chris Ching6a35fab2017-10-19 11:45:30 -060020#include <soc/pci_devs.h>
Marc Jonesdfeb1c42017-08-07 19:08:24 -060021#include <soc/southbridge.h>
Patrick Georgi4fbefc52018-10-23 14:35:37 +020022#include <soc/northbridge.h>
Richard Spiegel93459d62018-05-16 14:08:33 -070023#include <soc/gpio.h>
Elyes HAOUAS26071aa2019-02-15 08:21:33 +010024#include <version.h>
Marc Jones24484842017-05-04 21:17:45 -060025
Marc Jones5ebc8652017-06-19 23:34:04 -060026unsigned long acpi_fill_madt(unsigned long current)
27{
28 /* create all subtables for processors */
29 current = acpi_create_madt_lapics(current);
30
31 /* Write Kern IOAPIC, only one */
32 current += acpi_create_madt_ioapic((acpi_madt_ioapic_t *)current,
Felix Held604ffa62021-02-12 00:43:20 +010033 FCH_IOAPIC_ID, IO_APIC_ADDR, 0);
Marc Jones5ebc8652017-06-19 23:34:04 -060034
35 current += acpi_create_madt_ioapic((acpi_madt_ioapic_t *)current,
Felix Held604ffa62021-02-12 00:43:20 +010036 GNB_IOAPIC_ID, IO_APIC2_ADDR, 24);
Marc Jones5ebc8652017-06-19 23:34:04 -060037
Felix Held69a957f2021-06-17 15:48:25 +020038 /* PIT is connected to legacy IRQ 0, but IOAPIC GSI 2 */
39 current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)current,
40 MP_BUS_ISA, 0, 2,
41 MP_IRQ_TRIGGER_DEFAULT | MP_IRQ_POLARITY_DEFAULT);
42 /* SCI IRQ type override */
43 current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)current,
44 MP_BUS_ISA, 9, 9,
45 MP_IRQ_TRIGGER_LEVEL | MP_IRQ_POLARITY_LOW);
Marc Jones5ebc8652017-06-19 23:34:04 -060046
47 /* create all subtables for processors */
48 current += acpi_create_madt_lapic_nmi((acpi_madt_lapic_nmi_t *)current,
Felix Held69a957f2021-06-17 15:48:25 +020049 ACPI_MADT_LAPIC_NMI_ALL_PROCESSORS,
50 MP_IRQ_TRIGGER_EDGE | MP_IRQ_POLARITY_HIGH,
51 1 /* 1: LINT1 connect to NMI */);
Marc Jones5ebc8652017-06-19 23:34:04 -060052
53 return current;
54}
55
Marc Jones24484842017-05-04 21:17:45 -060056/*
57 * Reference section 5.2.9 Fixed ACPI Description Table (FADT)
58 * in the ACPI 3.0b specification.
59 */
Kyösti Mälkki61ef71b2020-05-30 18:54:39 +030060void acpi_fill_fadt(acpi_fadt_t *fadt)
Marc Jones24484842017-05-04 21:17:45 -060061{
Felix Held2f8228d2021-02-05 01:03:45 +010062 printk(BIOS_DEBUG, "pm_base: 0x%04x\n", ACPI_IO_BASE);
Marc Jones24484842017-05-04 21:17:45 -060063
Marc Jonesdfeb1c42017-08-07 19:08:24 -060064 fadt->sci_int = 9; /* IRQ 09 - ACPI SCI */
Marc Jones24484842017-05-04 21:17:45 -060065
Kyösti Mälkki0a9e72e2019-08-11 01:22:28 +030066 if (permanent_smi_handler()) {
Marshall Dawsone9b862e2017-09-22 15:14:46 -060067 fadt->smi_cmd = APM_CNT;
68 fadt->acpi_enable = APM_CNT_ACPI_ENABLE;
69 fadt->acpi_disable = APM_CNT_ACPI_DISABLE;
Marc Jones24484842017-05-04 21:17:45 -060070 }
71
72 fadt->pm1a_evt_blk = ACPI_PM_EVT_BLK;
Marc Jones24484842017-05-04 21:17:45 -060073 fadt->pm1a_cnt_blk = ACPI_PM1_CNT_BLK;
Marc Jones24484842017-05-04 21:17:45 -060074 fadt->pm_tmr_blk = ACPI_PM_TMR_BLK;
75 fadt->gpe0_blk = ACPI_GPE0_BLK;
Marc Jones24484842017-05-04 21:17:45 -060076
77 fadt->pm1_evt_len = 4; /* 32 bits */
78 fadt->pm1_cnt_len = 2; /* 16 bits */
Marc Jones24484842017-05-04 21:17:45 -060079 fadt->pm_tmr_len = 4; /* 32 bits */
80 fadt->gpe0_blk_len = 8; /* 64 bits */
Marc Jones24484842017-05-04 21:17:45 -060081
Felix Held164c5ed2022-10-18 00:11:48 +020082 fill_fadt_extended_pm_regs(fadt);
83
Marc Jones24484842017-05-04 21:17:45 -060084 fadt->p_lvl2_lat = ACPI_FADT_C2_NOT_SUPPORTED;
85 fadt->p_lvl3_lat = ACPI_FADT_C3_NOT_SUPPORTED;
Marc Jones24484842017-05-04 21:17:45 -060086 fadt->duty_offset = 1; /* CLK_VAL bits 3:1 */
87 fadt->duty_width = 3; /* CLK_VAL bits 3:1 */
Felix Held72b92c92021-11-18 20:41:40 +010088 fadt->day_alrm = RTC_DATE_ALARM;
Anand K Mistrydd8e8192021-05-27 14:32:29 +100089 fadt->mon_alrm = 0; /* Not supported */
Marc Jones24484842017-05-04 21:17:45 -060090 fadt->iapc_boot_arch = FADT_BOOT_ARCH; /* See table 5-10 */
91 fadt->res2 = 0; /* reserved, MUST be 0 ACPI 3.0 */
Angel Ponsa208c6c2020-07-13 00:02:34 +020092 fadt->flags |= ACPI_FADT_WBINVD | /* See table 5-10 ACPI 3.0a spec */
Marc Jones24484842017-05-04 21:17:45 -060093 ACPI_FADT_C1_SUPPORTED |
94 ACPI_FADT_SLEEP_BUTTON |
95 ACPI_FADT_S4_RTC_WAKE |
96 ACPI_FADT_32BIT_TIMER |
Marc Jones24484842017-05-04 21:17:45 -060097 ACPI_FADT_PCI_EXPRESS_WAKE |
98 ACPI_FADT_PLATFORM_CLOCK |
99 ACPI_FADT_S4_RTC_VALID |
100 ACPI_FADT_REMOTE_POWER_ON;
101
Elyes Haouasb55ac092022-02-16 14:42:19 +0100102 fadt->ARM_boot_arch = 0; /* Must be zero if ACPI Revision <= 5.0 */
Marc Jones24484842017-05-04 21:17:45 -0600103
104 fadt->x_firmware_ctl_l = 0; /* set to 0 if firmware_ctrl is used */
105 fadt->x_firmware_ctl_h = 0;
Marc Jones24484842017-05-04 21:17:45 -0600106}
Marc Jones257db582017-06-18 17:33:30 -0600107
Furquan Shaikh7536a392020-04-24 21:59:21 -0700108void generate_cpu_entries(const struct device *device)
Marc Jones6bfcf662017-08-06 17:42:35 -0600109{
Richard Spiegel3f16a0f2018-08-06 11:06:08 -0700110 int cores, cpu;
Marc Jones6bfcf662017-08-06 17:42:35 -0600111
112 /* Stoney Ridge is single node, just report # of cores */
Patrick Georgi4fbefc52018-10-23 14:35:37 +0200113 cores = pci_read_config32(SOC_NB_DEV, NB_CAPABILITIES2) & CMP_CAP_MASK;
114 cores++; /* number of cores is CmpCap+1 */
Marc Jones6bfcf662017-08-06 17:42:35 -0600115
Michał Żygowski9550e972020-03-20 13:56:46 +0100116 printk(BIOS_DEBUG, "ACPI \\_SB report %d core(s)\n", cores);
Marc Jones6bfcf662017-08-06 17:42:35 -0600117
Michał Żygowski9550e972020-03-20 13:56:46 +0100118 /* Generate BSP \_SB.P000 */
Richard Spiegel3f16a0f2018-08-06 11:06:08 -0700119 acpigen_write_processor(0, ACPI_GPE0_BLK, 6);
Marc Jones6bfcf662017-08-06 17:42:35 -0600120 acpigen_pop_len();
121
Michał Żygowski9550e972020-03-20 13:56:46 +0100122 /* Generate AP \_SB.Pxxx */
Marc Jones6bfcf662017-08-06 17:42:35 -0600123 for (cpu = 1; cpu < cores; cpu++) {
Richard Spiegel3f16a0f2018-08-06 11:06:08 -0700124 acpigen_write_processor(cpu, 0, 0);
Marc Jones6bfcf662017-08-06 17:42:35 -0600125 acpigen_pop_len();
126 }
Kyösti Mälkkida321d82021-01-27 20:22:33 +0200127
Felix Held91d006c2022-03-02 15:16:17 +0100128 acpigen_write_processor_package("PPKG", 0, cores);
Marc Jones6bfcf662017-08-06 17:42:35 -0600129}