blob: 15b48583fede9f9455986cde679eac88caf2c8f4 [file] [log] [blame]
Angel Ponsae593872020-04-04 18:50:57 +02001/* SPDX-License-Identifier: GPL-2.0-only */
2/* This file is part of the coreboot project. */
Marc Jones24484842017-05-04 21:17:45 -06003
4/*
5 * ACPI - create the Fixed ACPI Description Tables (FADT)
6 */
7
8#include <string.h>
9#include <console/console.h>
Furquan Shaikh76cedd22020-05-02 10:24:23 -070010#include <acpi/acpi.h>
11#include <acpi/acpigen.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020012#include <device/pci_ops.h>
Marc Jones5ebc8652017-06-19 23:34:04 -060013#include <arch/ioapic.h>
Marshall Dawsone9b862e2017-09-22 15:14:46 -060014#include <cpu/x86/smm.h>
Marc Jones257db582017-06-18 17:33:30 -060015#include <cbmem.h>
Marc Jones24484842017-05-04 21:17:45 -060016#include <device/device.h>
Marc Jones6bfcf662017-08-06 17:42:35 -060017#include <device/pci.h>
Marshall Dawson69486ca2019-05-02 12:03:45 -060018#include <amdblocks/acpimmio.h>
Marshall Dawson4ee83b22019-05-03 11:44:22 -060019#include <amdblocks/acpi.h>
Marc Jones257db582017-06-18 17:33:30 -060020#include <soc/acpi.h>
Chris Ching6a35fab2017-10-19 11:45:30 -060021#include <soc/pci_devs.h>
Marc Jonesdfeb1c42017-08-07 19:08:24 -060022#include <soc/southbridge.h>
Patrick Georgi4fbefc52018-10-23 14:35:37 +020023#include <soc/northbridge.h>
Marc Jones257db582017-06-18 17:33:30 -060024#include <soc/nvs.h>
Richard Spiegel93459d62018-05-16 14:08:33 -070025#include <soc/gpio.h>
Elyes HAOUAS26071aa2019-02-15 08:21:33 +010026#include <version.h>
Marc Jones24484842017-05-04 21:17:45 -060027
Marc Jones5ebc8652017-06-19 23:34:04 -060028unsigned long acpi_fill_madt(unsigned long current)
29{
30 /* create all subtables for processors */
31 current = acpi_create_madt_lapics(current);
32
33 /* Write Kern IOAPIC, only one */
34 current += acpi_create_madt_ioapic((acpi_madt_ioapic_t *)current,
35 CONFIG_MAX_CPUS, IO_APIC_ADDR, 0);
36
37 current += acpi_create_madt_ioapic((acpi_madt_ioapic_t *)current,
38 CONFIG_MAX_CPUS+1, IO_APIC2_ADDR, 24);
39
40 /* 0: mean bus 0--->ISA */
41 /* 0: PIC 0 */
42 /* 2: APIC 2 */
43 /* 5 mean: 0101 --> Edge-triggered, Active high */
44 current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)
45 current, 0, 0, 2, 0);
46 current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)
Marshall Dawsonecce8472018-10-05 15:41:03 -060047 current, 0, 9, 9, 0xf);
Marc Jones5ebc8652017-06-19 23:34:04 -060048
49 /* create all subtables for processors */
50 current += acpi_create_madt_lapic_nmi((acpi_madt_lapic_nmi_t *)current,
51 0xff, 5, 1);
52 /* 1: LINT1 connect to NMI */
53
54 return current;
55}
56
Marc Jones24484842017-05-04 21:17:45 -060057/*
58 * Reference section 5.2.9 Fixed ACPI Description Table (FADT)
59 * in the ACPI 3.0b specification.
60 */
Marshall Dawson4e101ad2017-06-15 12:17:38 -060061void acpi_create_fadt(acpi_fadt_t *fadt, acpi_facs_t *facs, void *dsdt)
Marc Jones24484842017-05-04 21:17:45 -060062{
63 acpi_header_t *header = &(fadt->header);
64
65 printk(BIOS_DEBUG, "pm_base: 0x%04x\n", STONEYRIDGE_ACPI_IO_BASE);
66
67 /* Prepare the header */
68 memset((void *)fadt, 0, sizeof(acpi_fadt_t));
69 memcpy(header->signature, "FACP", 4);
70 header->length = sizeof(acpi_fadt_t);
Marc Jonesf9ea7ed2018-08-22 18:59:26 -060071 header->revision = get_acpi_table_revision(FADT);
Marc Jones24484842017-05-04 21:17:45 -060072 memcpy(header->oem_id, OEM_ID, 6);
73 memcpy(header->oem_table_id, ACPI_TABLE_CREATOR, 8);
74 memcpy(header->asl_compiler_id, ASLC, 4);
Elyes HAOUAS26071aa2019-02-15 08:21:33 +010075 header->asl_compiler_revision = asl_revision;
Marc Jones24484842017-05-04 21:17:45 -060076
77 fadt->firmware_ctrl = (u32) facs;
78 fadt->dsdt = (u32) dsdt;
Elyes HAOUAS0d4de2a2019-02-28 13:04:29 +010079 fadt->reserved = 0; /* reserved, should be 0 ACPI 3.0 */
Marc Jones24484842017-05-04 21:17:45 -060080 fadt->preferred_pm_profile = FADT_PM_PROFILE;
Marc Jonesdfeb1c42017-08-07 19:08:24 -060081 fadt->sci_int = 9; /* IRQ 09 - ACPI SCI */
Marc Jones24484842017-05-04 21:17:45 -060082
Julius Wernercd49cce2019-03-05 16:53:33 -080083 if (CONFIG(HAVE_SMI_HANDLER)) {
Marshall Dawsone9b862e2017-09-22 15:14:46 -060084 fadt->smi_cmd = APM_CNT;
85 fadt->acpi_enable = APM_CNT_ACPI_ENABLE;
86 fadt->acpi_disable = APM_CNT_ACPI_DISABLE;
Marc Jones24484842017-05-04 21:17:45 -060087 fadt->s4bios_req = 0; /* Not supported */
88 fadt->pstate_cnt = 0; /* Not supported */
89 fadt->cst_cnt = 0; /* Not supported */
Marc Jones24484842017-05-04 21:17:45 -060090 } else {
91 fadt->smi_cmd = 0; /* disable system management mode */
92 fadt->acpi_enable = 0; /* unused if SMI_CMD = 0 */
93 fadt->acpi_disable = 0; /* unused if SMI_CMD = 0 */
94 fadt->s4bios_req = 0; /* unused if SMI_CMD = 0 */
95 fadt->pstate_cnt = 0; /* unused if SMI_CMD = 0 */
96 fadt->cst_cnt = 0x00; /* unused if SMI_CMD = 0 */
Marc Jones24484842017-05-04 21:17:45 -060097 }
98
99 fadt->pm1a_evt_blk = ACPI_PM_EVT_BLK;
100 fadt->pm1b_evt_blk = 0x0000;
101 fadt->pm1a_cnt_blk = ACPI_PM1_CNT_BLK;
102 fadt->pm1b_cnt_blk = 0x0000;
103 fadt->pm2_cnt_blk = 0x0000;
104 fadt->pm_tmr_blk = ACPI_PM_TMR_BLK;
105 fadt->gpe0_blk = ACPI_GPE0_BLK;
Marc Jonesdfeb1c42017-08-07 19:08:24 -0600106 fadt->gpe1_blk = 0x0000; /* No gpe1 block */
Marc Jones24484842017-05-04 21:17:45 -0600107
108 fadt->pm1_evt_len = 4; /* 32 bits */
109 fadt->pm1_cnt_len = 2; /* 16 bits */
110 fadt->pm2_cnt_len = 0;
111 fadt->pm_tmr_len = 4; /* 32 bits */
112 fadt->gpe0_blk_len = 8; /* 64 bits */
113 fadt->gpe1_blk_len = 0;
114 fadt->gpe1_base = 0;
115
116 fadt->p_lvl2_lat = ACPI_FADT_C2_NOT_SUPPORTED;
117 fadt->p_lvl3_lat = ACPI_FADT_C3_NOT_SUPPORTED;
118 fadt->flush_size = 0; /* set to 0 if WBINVD is 1 in flags */
119 fadt->flush_stride = 0; /* set to 0 if WBINVD is 1 in flags */
120 fadt->duty_offset = 1; /* CLK_VAL bits 3:1 */
121 fadt->duty_width = 3; /* CLK_VAL bits 3:1 */
122 fadt->day_alrm = 0; /* 0x7d these have to be */
123 fadt->mon_alrm = 0; /* 0x7e added to cmos.layout */
124 fadt->century = 0; /* 0x7f to make rtc alarm work */
125 fadt->iapc_boot_arch = FADT_BOOT_ARCH; /* See table 5-10 */
126 fadt->res2 = 0; /* reserved, MUST be 0 ACPI 3.0 */
127 fadt->flags = ACPI_FADT_WBINVD | /* See table 5-10 ACPI 3.0a spec */
128 ACPI_FADT_C1_SUPPORTED |
129 ACPI_FADT_SLEEP_BUTTON |
130 ACPI_FADT_S4_RTC_WAKE |
131 ACPI_FADT_32BIT_TIMER |
132 ACPI_FADT_RESET_REGISTER |
133 ACPI_FADT_PCI_EXPRESS_WAKE |
134 ACPI_FADT_PLATFORM_CLOCK |
135 ACPI_FADT_S4_RTC_VALID |
136 ACPI_FADT_REMOTE_POWER_ON;
137
138 /* Format is from 5.2.3.1: Generic Address Structure */
139 /* reset_reg: see section 4.7.3.6 ACPI 3.0a spec */
140 /* 8 bit write of value 0x06 to 0xCF9 in IO space */
141 fadt->reset_reg.space_id = ACPI_ADDRESS_SPACE_IO;
142 fadt->reset_reg.bit_width = 8;
143 fadt->reset_reg.bit_offset = 0;
144 fadt->reset_reg.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600145 fadt->reset_reg.addrl = SYS_RESET;
Marc Jones24484842017-05-04 21:17:45 -0600146 fadt->reset_reg.addrh = 0x0;
147
148 fadt->reset_value = 6;
149
Elyes HAOUASf5b974e2018-11-10 20:29:08 +0100150 fadt->ARM_boot_arch = 0; /* MUST be 0 ACPI 3.0 */
151 fadt->FADT_MinorVersion = 0; /* MUST be 0 ACPI 3.0 */
Marc Jones24484842017-05-04 21:17:45 -0600152
153 fadt->x_firmware_ctl_l = 0; /* set to 0 if firmware_ctrl is used */
154 fadt->x_firmware_ctl_h = 0;
155 fadt->x_dsdt_l = (u32) dsdt;
156 fadt->x_dsdt_h = 0;
157
158 fadt->x_pm1a_evt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
159 fadt->x_pm1a_evt_blk.bit_width = 32;
160 fadt->x_pm1a_evt_blk.bit_offset = 0;
161 fadt->x_pm1a_evt_blk.access_size = ACPI_ACCESS_SIZE_WORD_ACCESS;
162 fadt->x_pm1a_evt_blk.addrl = ACPI_PM_EVT_BLK;
163 fadt->x_pm1a_evt_blk.addrh = 0x0;
164
165 fadt->x_pm1b_evt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
166 fadt->x_pm1b_evt_blk.bit_width = 0;
167 fadt->x_pm1b_evt_blk.bit_offset = 0;
168 fadt->x_pm1b_evt_blk.access_size = 0;
169 fadt->x_pm1b_evt_blk.addrl = 0x0;
170 fadt->x_pm1b_evt_blk.addrh = 0x0;
171
172
173 fadt->x_pm1a_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
174 fadt->x_pm1a_cnt_blk.bit_width = 16;
175 fadt->x_pm1a_cnt_blk.bit_offset = 0;
Patrick Rudolphc02bda02020-02-28 10:19:41 +0100176 fadt->x_pm1a_cnt_blk.access_size = ACPI_ACCESS_SIZE_WORD_ACCESS;
Marc Jones24484842017-05-04 21:17:45 -0600177 fadt->x_pm1a_cnt_blk.addrl = ACPI_PM1_CNT_BLK;
178 fadt->x_pm1a_cnt_blk.addrh = 0x0;
179
180 fadt->x_pm1b_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
181 fadt->x_pm1b_cnt_blk.bit_width = 0;
182 fadt->x_pm1b_cnt_blk.bit_offset = 0;
183 fadt->x_pm1b_cnt_blk.access_size = 0;
184 fadt->x_pm1b_cnt_blk.addrl = 0x0;
185 fadt->x_pm1b_cnt_blk.addrh = 0x0;
186
187 /*
Marshall Dawson4e101ad2017-06-15 12:17:38 -0600188 * Note: Under this current AMD C state implementation, this is no
189 * longer used and should not be reported to OS.
Marc Jones24484842017-05-04 21:17:45 -0600190 */
191 fadt->x_pm2_cnt_blk.space_id = ACPI_ADDRESS_SPACE_IO;
192 fadt->x_pm2_cnt_blk.bit_width = 0;
193 fadt->x_pm2_cnt_blk.bit_offset = 0;
194 fadt->x_pm2_cnt_blk.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
195 fadt->x_pm2_cnt_blk.addrl = 0;
196 fadt->x_pm2_cnt_blk.addrh = 0x0;
197
198
199 fadt->x_pm_tmr_blk.space_id = ACPI_ADDRESS_SPACE_IO;
200 fadt->x_pm_tmr_blk.bit_width = 32;
201 fadt->x_pm_tmr_blk.bit_offset = 0;
202 fadt->x_pm_tmr_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
203 fadt->x_pm_tmr_blk.addrl = ACPI_PM_TMR_BLK;
204 fadt->x_pm_tmr_blk.addrh = 0x0;
205
206
207 fadt->x_gpe0_blk.space_id = ACPI_ADDRESS_SPACE_IO;
208 fadt->x_gpe0_blk.bit_width = 64; /* EventStatus + Event Enable */
209 fadt->x_gpe0_blk.bit_offset = 0;
210 fadt->x_gpe0_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
211 fadt->x_gpe0_blk.addrl = ACPI_GPE0_BLK;
212 fadt->x_gpe0_blk.addrh = 0x0;
213
214
215 fadt->x_gpe1_blk.space_id = ACPI_ADDRESS_SPACE_IO;
216 fadt->x_gpe1_blk.bit_width = 0;
217 fadt->x_gpe1_blk.bit_offset = 0;
218 fadt->x_gpe1_blk.access_size = 0;
219 fadt->x_gpe1_blk.addrl = 0;
220 fadt->x_gpe1_blk.addrh = 0x0;
221
222 header->checksum = acpi_checksum((void *)fadt, sizeof(acpi_fadt_t));
223}
Marc Jones257db582017-06-18 17:33:30 -0600224
Furquan Shaikh7536a392020-04-24 21:59:21 -0700225void generate_cpu_entries(const struct device *device)
Marc Jones6bfcf662017-08-06 17:42:35 -0600226{
Richard Spiegel3f16a0f2018-08-06 11:06:08 -0700227 int cores, cpu;
Marc Jones6bfcf662017-08-06 17:42:35 -0600228
229 /* Stoney Ridge is single node, just report # of cores */
Patrick Georgi4fbefc52018-10-23 14:35:37 +0200230 cores = pci_read_config32(SOC_NB_DEV, NB_CAPABILITIES2) & CMP_CAP_MASK;
231 cores++; /* number of cores is CmpCap+1 */
Marc Jones6bfcf662017-08-06 17:42:35 -0600232
Michał Żygowski9550e972020-03-20 13:56:46 +0100233 printk(BIOS_DEBUG, "ACPI \\_SB report %d core(s)\n", cores);
Marc Jones6bfcf662017-08-06 17:42:35 -0600234
Michał Żygowski9550e972020-03-20 13:56:46 +0100235 /* Generate BSP \_SB.P000 */
Richard Spiegel3f16a0f2018-08-06 11:06:08 -0700236 acpigen_write_processor(0, ACPI_GPE0_BLK, 6);
Marc Jones6bfcf662017-08-06 17:42:35 -0600237 acpigen_pop_len();
238
Michał Żygowski9550e972020-03-20 13:56:46 +0100239 /* Generate AP \_SB.Pxxx */
Marc Jones6bfcf662017-08-06 17:42:35 -0600240 for (cpu = 1; cpu < cores; cpu++) {
Richard Spiegel3f16a0f2018-08-06 11:06:08 -0700241 acpigen_write_processor(cpu, 0, 0);
Marc Jones6bfcf662017-08-06 17:42:35 -0600242 acpigen_pop_len();
243 }
244}
245
Furquan Shaikh0f007d82020-04-24 06:41:18 -0700246unsigned long southbridge_write_acpi_tables(const struct device *device,
Marc Jones257db582017-06-18 17:33:30 -0600247 unsigned long current,
248 struct acpi_rsdp *rsdp)
249{
250 return acpi_write_hpet(device, current, rsdp);
251}
252
253static void acpi_create_gnvs(struct global_nvs_t *gnvs)
254{
255 /* Clear out GNVS. */
256 memset(gnvs, 0, sizeof(*gnvs));
257
Julius Wernercd49cce2019-03-05 16:53:33 -0800258 if (CONFIG(CONSOLE_CBMEM))
Marc Jones257db582017-06-18 17:33:30 -0600259 gnvs->cbmc = (uintptr_t)cbmem_find(CBMEM_ID_CONSOLE);
260
Julius Wernercd49cce2019-03-05 16:53:33 -0800261 if (CONFIG(CHROMEOS)) {
Marc Jones257db582017-06-18 17:33:30 -0600262 /* Initialize Verified Boot data */
Joel Kitching6fbd8742018-08-23 14:56:25 +0800263 chromeos_init_chromeos_acpi(&gnvs->chromeos);
Marc Jones257db582017-06-18 17:33:30 -0600264 gnvs->chromeos.vbt2 = ACTIVE_ECFW_RO;
265 }
266
267 /* Set unknown wake source */
268 gnvs->pm1i = ~0ULL;
Richard Spiegeldbee8ae2018-05-09 17:34:04 -0700269 gnvs->gpei = ~0ULL;
Marc Jones257db582017-06-18 17:33:30 -0600270
271 /* CPU core count */
272 gnvs->pcnt = dev_count_cpu();
273}
274
Furquan Shaikh338fd9a2020-04-24 22:57:05 -0700275void southbridge_inject_dsdt(const struct device *device)
Marc Jones257db582017-06-18 17:33:30 -0600276{
277 struct global_nvs_t *gnvs;
278
279 gnvs = cbmem_find(CBMEM_ID_ACPI_GNVS);
280
281 if (gnvs) {
282 acpi_create_gnvs(gnvs);
Marc Jones257db582017-06-18 17:33:30 -0600283
284 /* Add it to DSDT */
285 acpigen_write_scope("\\");
286 acpigen_write_name_dword("NVSA", (uintptr_t)gnvs);
287 acpigen_pop_len();
288 }
289}
Richard Spiegel93459d62018-05-16 14:08:33 -0700290
291static void acpigen_soc_get_gpio_in_local5(uintptr_t addr)
292{
293 /*
294 * Store (\_SB.GPR2 (addr), Local5)
295 * \_SB.GPR2 is used to read control byte 2 from control register.
296 * / It is defined in gpio_lib.asl.
297 */
298 acpigen_write_store();
299 acpigen_emit_namestring("\\_SB.GPR2");
300 acpigen_write_integer(addr);
301 acpigen_emit_byte(LOCAL5_OP);
302}
303
304static int acpigen_soc_get_gpio_val(unsigned int gpio_num, uint32_t mask)
305{
Marshall Dawson251d3052019-05-02 17:27:57 -0600306 if (gpio_num >= SOC_GPIO_TOTAL_PINS) {
Richard Spiegel93459d62018-05-16 14:08:33 -0700307 printk(BIOS_WARNING, "Warning: Pin %d should be smaller than"
Marshall Dawson251d3052019-05-02 17:27:57 -0600308 " %d\n", gpio_num, SOC_GPIO_TOTAL_PINS);
Richard Spiegel93459d62018-05-16 14:08:33 -0700309 return -1;
310 }
311 uintptr_t addr = (uintptr_t) gpio_get_address(gpio_num);
312
313 acpigen_soc_get_gpio_in_local5(addr);
314
315 /* If (And (Local5, mask)) */
316 acpigen_write_if_and(LOCAL5_OP, mask);
317
318 /* Store (One, Local0) */
319 acpigen_write_store_ops(ONE_OP, LOCAL0_OP);
320
321 acpigen_pop_len(); /* If */
322
323 /* Else */
324 acpigen_write_else();
325
326 /* Store (Zero, Local0) */
327 acpigen_write_store_ops(ZERO_OP, LOCAL0_OP);
328
329 acpigen_pop_len(); /* Else */
330
331 return 0;
332}
333
334static int acpigen_soc_set_gpio_val(unsigned int gpio_num, uint32_t val)
335{
Marshall Dawson251d3052019-05-02 17:27:57 -0600336 if (gpio_num >= SOC_GPIO_TOTAL_PINS) {
Richard Spiegel93459d62018-05-16 14:08:33 -0700337 printk(BIOS_WARNING, "Warning: Pin %d should be smaller than"
Marshall Dawson251d3052019-05-02 17:27:57 -0600338 " %d\n", gpio_num, SOC_GPIO_TOTAL_PINS);
Richard Spiegel93459d62018-05-16 14:08:33 -0700339 return -1;
340 }
341 uintptr_t addr = (uintptr_t) gpio_get_address(gpio_num);
342
Kevin Chiud837e662018-07-03 19:13:34 +0800343 /* Store (0x40, Local0) */
344 acpigen_write_store();
345 acpigen_write_integer(GPIO_PIN_OUT);
346 acpigen_emit_byte(LOCAL0_OP);
347
Richard Spiegel93459d62018-05-16 14:08:33 -0700348 acpigen_soc_get_gpio_in_local5(addr);
349
350 if (val) {
351 /* Or (Local5, GPIO_PIN_OUT, Local5) */
Kevin Chiud837e662018-07-03 19:13:34 +0800352 acpigen_write_or(LOCAL5_OP, LOCAL0_OP, LOCAL5_OP);
Richard Spiegel93459d62018-05-16 14:08:33 -0700353 } else {
354 /* Not (GPIO_PIN_OUT, Local6) */
Kevin Chiud837e662018-07-03 19:13:34 +0800355 acpigen_write_not(LOCAL0_OP, LOCAL6_OP);
Richard Spiegel93459d62018-05-16 14:08:33 -0700356
357 /* And (Local5, Local6, Local5) */
358 acpigen_write_and(LOCAL5_OP, LOCAL6_OP, LOCAL5_OP);
359 }
360
361 /*
362 * SB.GPW2 (addr, Local5)
363 * \_SB.GPW2 is used to write control byte in control register
364 * / byte 2. It is defined in gpio_lib.asl.
365 */
366 acpigen_emit_namestring("\\_SB.GPW2");
367 acpigen_write_integer(addr);
368 acpigen_emit_byte(LOCAL5_OP);
369
370 return 0;
371}
372
373int acpigen_soc_read_rx_gpio(unsigned int gpio_num)
374{
375 return acpigen_soc_get_gpio_val(gpio_num, GPIO_PIN_IN);
376}
377
378int acpigen_soc_get_tx_gpio(unsigned int gpio_num)
379{
380 return acpigen_soc_get_gpio_val(gpio_num, GPIO_PIN_OUT);
381}
382
383int acpigen_soc_set_tx_gpio(unsigned int gpio_num)
384{
385 return acpigen_soc_set_gpio_val(gpio_num, 1);
386}
387
388int acpigen_soc_clear_tx_gpio(unsigned int gpio_num)
389{
390 return acpigen_soc_set_gpio_val(gpio_num, 0);
391}