blob: 42528cfe0e18b6897951e78c1840ef14c3b92e7e [file] [log] [blame]
Zhuohao Lee11f01602018-08-02 23:59:16 +08001chip soc/intel/skylake
2
Matt DeVillier8f424722019-11-27 22:55:43 -06003 # IGD Displays
4 register "gfx" = "GMA_STATIC_DISPLAYS(0)"
5
Michael Niewöhner97e21d32020-12-28 00:49:33 +01006 register "panel_cfg" = "{
7 .up_delay_ms = 200,
8 .down_delay_ms = 500,
9 .cycle_delay_ms = 600,
10 .backlight_on_delay_ms = 1,
11 .backlight_off_delay_ms = 200,
12 .backlight_pwm_hz = 1000,
13 }"
Matt DeVillierd7e92e82019-11-28 00:50:47 -060014
Zhuohao Lee11f01602018-08-02 23:59:16 +080015 # Deep Sx states
16 register "deep_s3_enable_ac" = "0"
17 register "deep_s3_enable_dc" = "0"
18 register "deep_s5_enable_ac" = "1"
19 register "deep_s5_enable_dc" = "1"
20 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN | DSX_EN_WAKE_PIN | DSX_DIS_AC_PRESENT_PD"
21
22 # GPE configuration
23 # Note that GPE events called out in ASL code rely on this
24 # route. i.e. If this route changes then the affected GPE
25 # offset bits also need to be changed.
26 register "gpe0_dw0" = "GPP_B"
27 register "gpe0_dw1" = "GPP_D"
28 register "gpe0_dw2" = "GPP_E"
29
30 # EC host command ranges are in 0x800-0x8ff & 0x200-0x20f
31 register "gen1_dec" = "0x00fc0801"
32 register "gen2_dec" = "0x000c0201"
33 # EC memory map range is 0x900-0x9ff
34 register "gen3_dec" = "0x00fc0901"
35
36 # Enable DPTF
37 register "dptf_enable" = "1"
38
39 # Enable S0ix
Felix Singer743242b2023-06-16 01:33:25 +020040 register "s0ix_enable" = true
Zhuohao Lee11f01602018-08-02 23:59:16 +080041
marxwang5b565652018-09-11 12:08:23 +080042 # Disable Command TriState
43 register "CmdTriStateDis" = "1"
44
Zhuohao Lee11f01602018-08-02 23:59:16 +080045 # FSP Configuration
Zhuohao Lee11f01602018-08-02 23:59:16 +080046 register "DspEnable" = "1"
47 register "IoBufferOwnership" = "3"
Zhuohao Lee11f01602018-08-02 23:59:16 +080048 register "ScsEmmcHs400Enabled" = "1"
Zhuohao Lee11f01602018-08-02 23:59:16 +080049 register "SkipExtGfxScan" = "1"
Angel Pons6fadde02021-04-04 16:11:53 +020050 register "SaGv" = "SaGv_Enabled"
Zhuohao Lee11f01602018-08-02 23:59:16 +080051 register "PmConfigSlpS3MinAssert" = "2" # 50ms
52 register "PmConfigSlpS4MinAssert" = "1" # 1s
53 register "PmConfigSlpSusMinAssert" = "1" # 500ms
54 register "PmConfigSlpAMinAssert" = "3" # 2s
Zhuohao Lee11f01602018-08-02 23:59:16 +080055
Zhuohao Lee11f01602018-08-02 23:59:16 +080056 # VR Settings Configuration for 4 Domains
57 #+----------------+-------+-------+-------+-------+
58 #| Domain/Setting | SA | IA | GTUS | GTS |
59 #+----------------+-------+-------+-------+-------+
60 #| Psi1Threshold | 20A | 20A | 20A | 20A |
61 #| Psi2Threshold | 2A | 2A | 2A | 2A |
62 #| Psi3Threshold | 1A | 1A | 1A | 1A |
63 #| Psi3Enable | 1 | 1 | 1 | 1 |
64 #| Psi4Enable | 1 | 1 | 1 | 1 |
65 #| ImonSlope | 0 | 0 | 0 | 0 |
66 #| ImonOffset | 0 | 0 | 0 | 0 |
67 #| VrVoltageLimit | 1.52V | 1.52V | 1.52V | 1.52V |
statham_chu200262c2018-09-20 16:02:04 +080068 #| AcLoadline | 14.4 | 4.2 | 5.7 | 4.47 |
69 #| DcLoadline | 14.0 | 4.17 | 4.2 | 4.3 |
Zhuohao Lee11f01602018-08-02 23:59:16 +080070 #+----------------+-------+-------+-------+-------+
71 register "domain_vr_config[VR_SYSTEM_AGENT]" = "{
72 .vr_config_enable = 1,
73 .psi1threshold = VR_CFG_AMP(20),
74 .psi2threshold = VR_CFG_AMP(2),
75 .psi3threshold = VR_CFG_AMP(1),
76 .psi3enable = 1,
77 .psi4enable = 1,
78 .imon_slope = 0x0,
79 .imon_offset = 0x0,
80 .voltage_limit = 1520,
statham_chu200262c2018-09-20 16:02:04 +080081 .ac_loadline = 1440,
82 .dc_loadline = 1400,
Zhuohao Lee11f01602018-08-02 23:59:16 +080083 }"
84
85 register "domain_vr_config[VR_IA_CORE]" = "{
86 .vr_config_enable = 1,
87 .psi1threshold = VR_CFG_AMP(20),
88 .psi2threshold = VR_CFG_AMP(2),
89 .psi3threshold = VR_CFG_AMP(1),
90 .psi3enable = 1,
91 .psi4enable = 1,
92 .imon_slope = 0x0,
93 .imon_offset = 0x0,
94 .voltage_limit = 1520,
statham_chu200262c2018-09-20 16:02:04 +080095 .ac_loadline = 420,
96 .dc_loadline = 417,
Zhuohao Lee11f01602018-08-02 23:59:16 +080097 }"
98
99 register "domain_vr_config[VR_GT_UNSLICED]" = "{
100 .vr_config_enable = 1,
101 .psi1threshold = VR_CFG_AMP(20),
102 .psi2threshold = VR_CFG_AMP(2),
103 .psi3threshold = VR_CFG_AMP(1),
104 .psi3enable = 1,
105 .psi4enable = 1,
106 .imon_slope = 0x0,
107 .imon_offset = 0x0,
108 .voltage_limit = 1520,
statham_chu200262c2018-09-20 16:02:04 +0800109 .ac_loadline = 570,
Zhuohao Lee11f01602018-08-02 23:59:16 +0800110 .dc_loadline = 420,
111 }"
112
113 register "domain_vr_config[VR_GT_SLICED]" = "{
114 .vr_config_enable = 1,
115 .psi1threshold = VR_CFG_AMP(20),
116 .psi2threshold = VR_CFG_AMP(2),
117 .psi3threshold = VR_CFG_AMP(1),
118 .psi3enable = 1,
119 .psi4enable = 1,
120 .imon_slope = 0x0,
121 .imon_offset = 0x0,
122 .voltage_limit = 1520,
statham_chu200262c2018-09-20 16:02:04 +0800123 .ac_loadline = 447,
124 .dc_loadline = 430,
Zhuohao Lee11f01602018-08-02 23:59:16 +0800125 }"
126
127 # Enable Root port 1.
128 register "PcieRpEnable[0]" = "1"
129 # Enable CLKREQ#
130 register "PcieRpClkReqSupport[0]" = "1"
131 # RP 1 uses SRCCLKREQ1#
132 register "PcieRpClkReqNumber[0]" = "1"
Alexander Goncharov893c3ae82023-02-04 15:20:37 +0400133 # RP 1 uses CLK SRC 1
Zhuohao Lee11f01602018-08-02 23:59:16 +0800134 register "PcieRpClkSrcNumber[0]" = "1"
135 # RP 1, Enable Advanced Error Reporting
136 register "PcieRpAdvancedErrorReporting[0]" = "1"
137 # RP 1, Enable Latency Tolerance Reporting Mechanism
138 register "PcieRpLtrEnable[0]" = "1"
139
140 register "usb2_ports[0]" = "USB2_PORT_SHORT(OC0)" # Type-C Port 1
141 register "usb2_ports[1]" = "USB2_PORT_LONG(OC3)" # Type-A Port
142 register "usb2_ports[2]" = "USB2_PORT_SHORT(OC_SKIP)" # Bluetooth
143 register "usb2_ports[4]" = "USB2_PORT_LONG(OC1)" # Type-C Port 2
144 register "usb2_ports[6]" = "USB2_PORT_SHORT(OC_SKIP)" # H1
145 register "usb2_ports[8]" = "USB2_PORT_SHORT(OC_SKIP)" # Camera
146
147 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC0)" # Type-C Port 1
148 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-C Port 2
149 register "usb3_ports[2]" = "USB3_PORT_DEFAULT(OC3)" # Type-A Port
Zhuohao Lee11f01602018-08-02 23:59:16 +0800150
151 # Intel Common SoC Config
152 #+-------------------+---------------------------+
153 #| Field | Value |
154 #+-------------------+---------------------------+
Zhuohao Lee11f01602018-08-02 23:59:16 +0800155 #| I2C0 | Touchscreen |
156 #| I2C1 | Trackpad |
157 #| I2C5 | Audio |
Subrata Banikc077b222019-08-01 10:50:35 +0530158 #| pch_thermal_trip | PCH Trip Temperature |
Zhuohao Lee11f01602018-08-02 23:59:16 +0800159 #+-------------------+---------------------------+
160 register "common_soc_config" = "{
Zhuohao Lee11f01602018-08-02 23:59:16 +0800161 .i2c[0] = {
162 .speed = I2C_SPEED_FAST,
163 .speed_config[0] = {
164 .speed = I2C_SPEED_FAST,
165 .scl_lcnt = 190,
166 .scl_hcnt = 100,
167 .sda_hold = 36,
168 },
169 },
170 .i2c[1] = {
171 .speed = I2C_SPEED_FAST,
172 .speed_config[0] = {
173 .speed = I2C_SPEED_FAST,
kane_chen8440bf72018-11-29 17:22:57 +0800174 .scl_lcnt = 170,
Zhuohao Lee11f01602018-08-02 23:59:16 +0800175 .scl_hcnt = 100,
176 .sda_hold = 36,
177 },
178 .early_init = 1,
179 },
180 .i2c[5] = {
181 .speed = I2C_SPEED_FAST,
182 .speed_config[0] = {
183 .speed = I2C_SPEED_FAST,
184 .scl_lcnt = 190,
185 .scl_hcnt = 100,
186 .sda_hold = 36,
187 },
188 },
kane_chene7818562018-08-31 17:38:07 +0800189 .gspi[0] = {
190 .speed_mhz = 1,
191 .early_init = 1,
192 },
Subrata Banikc077b222019-08-01 10:50:35 +0530193 .pch_thermal_trip = 75,
Zhuohao Lee11f01602018-08-02 23:59:16 +0800194 }"
195
196 # Touchscreen
197 register "i2c_voltage[0]" = "I2C_VOLTAGE_3V3"
198
199 # Trackpad
200 register "i2c_voltage[1]" = "I2C_VOLTAGE_3V3"
201
202 # Audio
203 register "i2c_voltage[5]" = "I2C_VOLTAGE_1V8"
204
205 # Must leave UART0 enabled or SD/eMMC will not work as PCI
206 register "SerialIoDevMode" = "{
207 [PchSerialIoIndexI2C0] = PchSerialIoPci,
208 [PchSerialIoIndexI2C1] = PchSerialIoPci,
209 [PchSerialIoIndexI2C2] = PchSerialIoDisabled,
210 [PchSerialIoIndexI2C3] = PchSerialIoDisabled,
211 [PchSerialIoIndexI2C4] = PchSerialIoDisabled,
212 [PchSerialIoIndexI2C5] = PchSerialIoPci,
213 [PchSerialIoIndexSpi0] = PchSerialIoPci,
214 [PchSerialIoIndexSpi1] = PchSerialIoDisabled,
Angel Pons08564942021-06-04 18:55:03 +0200215 [PchSerialIoIndexUart0] = PchSerialIoSkipInit,
Zhuohao Lee11f01602018-08-02 23:59:16 +0800216 [PchSerialIoIndexUart1] = PchSerialIoDisabled,
217 [PchSerialIoIndexUart2] = PchSerialIoSkipInit,
218 }"
219
Zhuohao Lee11f01602018-08-02 23:59:16 +0800220 # PL2 override 18W for AML-Y
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +0530221 register "power_limits_config" = "{
222 .tdp_pl2_override = 18,
223 .psys_pmax = 45,
224 }"
Zhuohao Lee11f01602018-08-02 23:59:16 +0800225 register "tcc_offset" = "10" # TCC of 90C
226
227 # Use default SD card detect GPIO configuration
Angel Pons6bd99f92021-02-20 00:16:47 +0100228 register "sdcard_cd_gpio" = "GPP_E15"
Zhuohao Lee11f01602018-08-02 23:59:16 +0800229
Zhuohao Lee11f01602018-08-02 23:59:16 +0800230 device domain 0 on
Marvin Evers059476d2023-12-04 02:28:25 +0100231 device ref system_agent on end
232 device ref igpu on end
233 device ref sa_thermal on end
234 device ref imgu off end
235 device ref south_xhci on
marxwanga3a2ffb2019-01-02 20:34:53 +0800236 chip drivers/usb/acpi
237 register "desc" = ""Root Hub""
238 register "type" = "UPC_TYPE_HUB"
239 device usb 0.0 on
240 chip drivers/usb/acpi
241 register "desc" = ""USB Type C Port 1""
242 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
243 device usb 2.0 on end
244 end
245 chip drivers/usb/acpi
246 register "desc" = ""USB Type A Port 1""
247 register "type" = "UPC_TYPE_A"
248 device usb 2.1 on end
249 end
250 chip drivers/usb/acpi
251 register "desc" = ""Bluetooth""
252 register "type" = "UPC_TYPE_INTERNAL"
253 register "reset_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_C8)"
254 device usb 2.2 on end
255 end
256 chip drivers/usb/acpi
257 register "desc" = ""USB Type C Port 2""
258 register "type" = "UPC_TYPE_C_USB2_SS_SWITCH"
259 device usb 2.4 on end
260 end
261 chip drivers/usb/acpi
262 register "desc" = ""Camera""
263 register "type" = "UPC_TYPE_INTERNAL"
264 device usb 2.8 on end
265 end
266 end
267 end
Marvin Evers059476d2023-12-04 02:28:25 +0100268 end
269 device ref south_xdci off end
270 device ref thermal on end
271 device ref cio off end
272 device ref i2c0 on
kane_chen888af332018-09-14 10:02:18 +0800273 chip drivers/i2c/hid
274 register "generic.hid" = ""PNP0C50""
275 register "generic.desc" = ""SISC Touchscreen""
276 register "generic.irq" = "ACPI_IRQ_LEVEL_LOW(GPP_E7_IRQ)"
Matt DeVillier86425c82022-03-28 23:45:14 -0500277 register "generic.detect" = "1"
kane_chen888af332018-09-14 10:02:18 +0800278 register "generic.enable_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_HIGH(GPP_C22)"
Kane Chenffdb3591f32018-12-12 15:57:04 +0800279 register "generic.enable_delay_ms" = "105"
280 register "generic.stop_gpio" = "ACPI_GPIO_OUTPUT_ACTIVE_LOW(GPP_E3)"
281 register "generic.stop_off_delay_ms" = "1"
kane_chen888af332018-09-14 10:02:18 +0800282 register "generic.has_power_resource" = "1"
kane_chen888af332018-09-14 10:02:18 +0800283 register "hid_desc_reg_offset" = "0x0"
284 device i2c 5c on end
285 end
Marvin Evers059476d2023-12-04 02:28:25 +0100286 end
287 device ref i2c1 on
Zhuohao Lee11f01602018-08-02 23:59:16 +0800288 chip drivers/i2c/generic
289 register "hid" = ""ELAN0000""
290 register "desc" = ""ELAN Touchpad""
Matt DeVillier1c2f5ce2019-11-28 01:45:11 -0600291 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_B3_IRQ)"
Zhuohao Lee11f01602018-08-02 23:59:16 +0800292 register "wake" = "GPE0_DW0_05" # GPP_B5
Matt DeVillier86425c82022-03-28 23:45:14 -0500293 register "detect" = "1"
Zhuohao Lee11f01602018-08-02 23:59:16 +0800294 device i2c 15 on end
295 end
Marvin Evers059476d2023-12-04 02:28:25 +0100296 end
297 device ref i2c2 off end
298 device ref i2c3 off end
299 device ref heci1 on end
300 device ref heci2 off end
301 device ref csme_ider off end
302 device ref csme_ktr off end
303 device ref heci3 off end
304 device ref sata off end
305 device ref uart2 on end
306 device ref i2c5 on
Zhuohao Lee11f01602018-08-02 23:59:16 +0800307 chip drivers/i2c/max98927
308 register "interleave_mode" = "1"
309 register "vmon_slot_no" = "4"
310 register "imon_slot_no" = "5"
311 register "uid" = "0"
312 register "desc" = ""SSM4567 Right Speaker Amp""
313 register "name" = ""MAXR""
314 device i2c 39 on end
315 end
316 chip drivers/i2c/max98927
317 register "interleave_mode" = "1"
318 register "vmon_slot_no" = "6"
319 register "imon_slot_no" = "7"
320 register "uid" = "1"
321 register "desc" = ""SSM4567 Left Speaker Amp""
322 register "name" = ""MAXL""
323 device i2c 3A on end
324 end
marxwang3b8ef2b2018-09-07 13:42:00 +0800325 chip drivers/i2c/da7219
326 register "irq" = "ACPI_IRQ_LEVEL_LOW(GPP_D9_IRQ)"
327 register "btn_cfg" = "50"
Terry Cheong053c9012023-12-12 11:04:33 +0800328 register "mic_det_thr" = "200"
marxwang3b8ef2b2018-09-07 13:42:00 +0800329 register "jack_ins_deb" = "20"
330 register "jack_det_rate" = ""32ms_64ms""
331 register "jack_rem_deb" = "1"
332 register "a_d_btn_thr" = "0xa"
333 register "d_b_btn_thr" = "0x16"
334 register "b_c_btn_thr" = "0x21"
335 register "c_mic_btn_thr" = "0x3e"
336 register "btn_avg" = "4"
337 register "adc_1bit_rpt" = "1"
338 register "micbias_lvl" = "2600"
339 register "mic_amp_in_sel" = ""diff""
340 device i2c 1A on end
341 end
Marvin Evers059476d2023-12-04 02:28:25 +0100342 end
343 device ref i2c4 off end
344 device ref pcie_rp1 on
Furquan Shaikha266d1e2020-10-04 12:52:54 -0700345 chip drivers/wifi/generic
Zhuohao Lee11f01602018-08-02 23:59:16 +0800346 register "wake" = "GPE0_DW0_00" # GPP_B0
347 device pci 00.0 on end
348 end
Marvin Evers059476d2023-12-04 02:28:25 +0100349 end
350 device ref pcie_rp2 off end
351 device ref pcie_rp3 off end
352 device ref pcie_rp4 off end
353 device ref pcie_rp5 off end
354 device ref pcie_rp6 off end
355 device ref pcie_rp7 off end
356 device ref pcie_rp8 off end
357 device ref pcie_rp9 off end
358 device ref pcie_rp10 off end
359 device ref pcie_rp11 off end
360 device ref pcie_rp12 off end
361 device ref uart0 on end
362 device ref uart1 off end
363 device ref gspi0 on
Zhuohao Lee11f01602018-08-02 23:59:16 +0800364 chip drivers/spi/acpi
365 register "hid" = "ACPI_DT_NAMESPACE_HID"
366 register "compat_string" = ""google,cr50""
367 register "irq" = "ACPI_IRQ_EDGE_LOW(GPP_E0_IRQ)"
368 device spi 0 on end
369 end
Marvin Evers059476d2023-12-04 02:28:25 +0100370 end
371 device ref gspi1 off end
372 device ref emmc on end
373 device ref sdio off end
374 device ref sdxc on end
375 device ref lpc_espi on
Zhuohao Lee11f01602018-08-02 23:59:16 +0800376 chip ec/google/chromeec
377 device pnp 0c09.0 on end
378 end
Marvin Evers059476d2023-12-04 02:28:25 +0100379 end
380 device ref p2sb on end
381 device ref pmc on end
382 device ref hda on end
383 device ref smbus on end
384 device ref fast_spi on end
385 device ref gbe off end
Zhuohao Lee11f01602018-08-02 23:59:16 +0800386 end
387end