blob: dd7d69942b3aff4e95acd263e53c2b9988e73b8b [file] [log] [blame]
Arthur Heymansc8db6332019-06-17 13:32:13 +02001config SOC_INTEL_CANNONLAKE_BASE
Lijian Zhao81096042017-05-02 18:54:44 -07002 bool
Lijian Zhao81096042017-05-02 18:54:44 -07003
Subrata Banik6527b1a2019-01-29 11:04:25 +05304config SOC_INTEL_COFFEELAKE
5 bool
Arthur Heymansc8db6332019-06-17 13:32:13 +02006 select SOC_INTEL_CANNONLAKE_BASE
Nico Huberbf15b2f2019-12-13 13:44:04 +01007 select FSP_USES_CB_STACK
Johanna Schander8a6e0362019-12-08 15:54:09 +01008 select HAVE_INTEL_FSP_REPO
Nico Huberdd274e22020-04-26 20:37:32 +02009 select SOC_INTEL_CONFIGURE_DDI_A_4_LANES
Subrata Banik6527b1a2019-01-29 11:04:25 +053010 help
Lijian Zhao3638a522018-07-12 17:16:11 -070011 Intel Coffeelake support
12
Subrata Banik6527b1a2019-01-29 11:04:25 +053013config SOC_INTEL_WHISKEYLAKE
14 bool
Arthur Heymansc8db6332019-06-17 13:32:13 +020015 select SOC_INTEL_CANNONLAKE_BASE
Bora Guvendik349b6a12019-06-24 14:33:31 -070016 select FSP_USES_CB_STACK
Johanna Schander8a6e0362019-12-08 15:54:09 +010017 select HAVE_INTEL_FSP_REPO
Nico Huberdd274e22020-04-26 20:37:32 +020018 select SOC_INTEL_CONFIGURE_DDI_A_4_LANES
Subrata Banik6527b1a2019-01-29 11:04:25 +053019 help
20 Intel Whiskeylake support
21
Subrata Banikfa011db2019-02-02 13:25:14 +053022config SOC_INTEL_COMETLAKE
23 bool
Arthur Heymansc8db6332019-06-17 13:32:13 +020024 select SOC_INTEL_CANNONLAKE_BASE
Aamir Bohraf2ad8b32019-07-08 12:22:28 +053025 select FSP_USES_CB_STACK
Johanna Schander8a6e0362019-12-08 15:54:09 +010026 select HAVE_INTEL_FSP_REPO
Nico Huberdd274e22020-04-26 20:37:32 +020027 select SOC_INTEL_CONFIGURE_DDI_A_4_LANES
Subrata Banikfa011db2019-02-02 13:25:14 +053028 help
29 Intel Cometlake support
30
Felix Singere1af5b82020-08-31 19:51:52 +000031config SOC_INTEL_COMETLAKE_1
32 bool
33 select SOC_INTEL_COMETLAKE
34
Felix Singer923b1752020-08-31 19:56:53 +000035config SOC_INTEL_COMETLAKE_2
36 bool
37 select SOC_INTEL_COMETLAKE
38
39config SOC_INTEL_COMETLAKE_S
40 bool
41 select SOC_INTEL_COMETLAKE
42
43config SOC_INTEL_COMETLAKE_V
44 bool
45 select SOC_INTEL_COMETLAKE
46
praveen hodagatta pranesh521e48c2018-09-27 00:00:13 +080047config SOC_INTEL_CANNONLAKE_PCH_H
Lijian Zhao3638a522018-07-12 17:16:11 -070048 bool
Lijian Zhao3638a522018-07-12 17:16:11 -070049 help
50 Choose this option if you have a PCH-H chipset.
51
Arthur Heymansc8db6332019-06-17 13:32:13 +020052if SOC_INTEL_CANNONLAKE_BASE
Lijian Zhao81096042017-05-02 18:54:44 -070053
54config CPU_SPECIFIC_OPTIONS
55 def_bool y
Lijian Zhaob3dfcb82017-08-16 22:18:52 -070056 select ACPI_INTEL_HARDWARE_SLEEP_VALUES
Lijian Zhao0e956f22017-10-22 18:30:39 -070057 select ACPI_NHLT
Angel Ponsa32df262020-09-25 10:20:11 +020058 select ARCH_ALL_STAGES_X86_32
Lijian Zhao32111172017-08-16 11:40:03 -070059 select BOOT_DEVICE_SUPPORTS_WRITES
Lijian Zhaoa06f55b2017-10-04 23:08:55 -070060 select CACHE_MRC_SETTINGS
Ronak Kanabara432f382019-03-16 21:26:43 +053061 select CPU_INTEL_COMMON
Lijian Zhaoacfc1492017-07-06 15:27:27 -070062 select CPU_INTEL_FIRMWARE_INTERFACE_TABLE
Michael Niewöhnerfe6070f2020-10-04 15:16:04 +020063 select CPU_SUPPORTS_PM_TIMER_EMULATION
Felix Singer30fd5bf2020-12-07 10:37:10 +010064 select DISPLAY_FSP_VERSION_INFO
Karthikeyan Ramasubramanian203af602020-06-17 00:12:31 -060065 select FSP_COMPRESS_FSP_S_LZMA
Furquan Shaikhcef98792019-04-10 16:31:55 -070066 select FSP_M_XIP
Subrata Banik4ed9f9a2020-10-31 22:01:55 +053067 select FSP_STATUS_GLOBAL_RESET_REQUIRED_3
Felix Singer30fd5bf2020-12-07 10:37:10 +010068 select FSP_T_XIP if FSP_CAR
Nick Vaccaro69b5cdb2017-08-29 19:25:23 -070069 select GENERIC_GPIO_LIB
Abhay kumarfcf88202017-09-20 15:17:42 -070070 select HAVE_FSP_GOP
Wim Vervoornd1371502019-12-17 14:10:16 +010071 select HAVE_FSP_LOGO_SUPPORT
Lijian Zhaof0eb9992017-09-14 14:51:12 -070072 select HAVE_SMI_HANDLER
Aamir Bohrae4625852018-05-29 10:52:33 +053073 select IDT_IN_EVERY_STAGE
Felix Singer30fd5bf2020-12-07 10:37:10 +010074 select INTEL_DESCRIPTOR_MODE_CAPABLE
Abhay Kumarb0c4cbb2017-10-12 11:33:01 -070075 select INTEL_GMA_ACPI
Nico Huber29cc3312018-06-06 17:40:02 +020076 select INTEL_GMA_ADD_VBT if RUN_FSP_GOP
Lijian Zhaoa5158492017-08-29 14:37:17 -070077 select IOAPIC
Lijian Zhaoa06f55b2017-10-04 23:08:55 -070078 select MRC_SETTINGS_PROTECT
Pratik Prajapati01eda282017-08-17 21:09:45 -070079 select PARALLEL_MP
80 select PARALLEL_MP_AP_WORK
Lijian Zhao81096042017-05-02 18:54:44 -070081 select PLATFORM_USES_FSP2_0
Michael Niewöhnera1843d82020-10-02 18:28:22 +020082 select PM_ACPI_TIMER_OPTIONAL
Julien Viard de Galbert2912e8e2018-08-14 16:15:26 +020083 select PMC_GLOBAL_RESET_ENABLE_LOCK
Felix Singer30fd5bf2020-12-07 10:37:10 +010084 select REG_SCRIPT
Lijian Zhao81096042017-05-02 18:54:44 -070085 select SOC_INTEL_COMMON
Lijian Zhao2b074d92017-08-17 14:25:24 -070086 select SOC_INTEL_COMMON_ACPI_WAKE_SOURCE
Lijian Zhao81096042017-05-02 18:54:44 -070087 select SOC_INTEL_COMMON_BLOCK
Lijian Zhao2b074d92017-08-17 14:25:24 -070088 select SOC_INTEL_COMMON_BLOCK_ACPI
Michael Niewöhnerc66e1c22020-11-12 23:50:37 +010089 select SOC_INTEL_COMMON_BLOCK_ACPI_CPPC
Michael Niewöhner320a3ab2021-01-01 21:14:16 +010090 select SOC_INTEL_COMMON_BLOCK_ACPI_LPIT
Subrata Banikc4986eb2018-05-09 14:55:09 +053091 select SOC_INTEL_COMMON_BLOCK_CHIP_CONFIG
Furquan Shaikh23e88132020-10-08 23:44:20 -070092 select SOC_INTEL_COMMON_BLOCK_CNVI
Andrey Petrov3e2e0502017-06-05 13:22:24 -070093 select SOC_INTEL_COMMON_BLOCK_CPU
Pratik Prajapati01eda282017-08-17 21:09:45 -070094 select SOC_INTEL_COMMON_BLOCK_CPU_MPINIT
Tim Wawrzynczak939440c2019-04-26 15:03:33 -060095 select SOC_INTEL_COMMON_BLOCK_GPIO_DUAL_ROUTE_SUPPORT
Furquan Shaikha5bb7162017-12-20 11:09:04 -080096 select SOC_INTEL_COMMON_BLOCK_GSPI_VERSION_2
praveen hodagatta praneshdc4fceb2018-10-16 18:06:18 +080097 select SOC_INTEL_COMMON_BLOCK_HDA
Felix Singer30fd5bf2020-12-07 10:37:10 +010098 select SOC_INTEL_COMMON_BLOCK_POWER_LIMIT
Lijian Zhaodcf99b02017-07-30 15:40:10 -070099 select SOC_INTEL_COMMON_BLOCK_SA
Duncan Laurie1e066112020-04-08 11:35:52 -0700100 select SOC_INTEL_COMMON_BLOCK_SCS
Brandon Breitensteinae154862017-08-01 11:32:06 -0700101 select SOC_INTEL_COMMON_BLOCK_SMM
102 select SOC_INTEL_COMMON_BLOCK_SMM_IO_TRAP
Subrata Banik2fff3912020-01-16 10:13:28 +0530103 select SOC_INTEL_COMMON_BLOCK_THERMAL
Felix Singer30fd5bf2020-12-07 10:37:10 +0100104 select SOC_INTEL_COMMON_BLOCK_XHCI
105 select SOC_INTEL_COMMON_BLOCK_XHCI_ELOG
Subrata Banik4ed9f9a2020-10-31 22:01:55 +0530106 select SOC_INTEL_COMMON_FSP_RESET
Felix Singer30fd5bf2020-12-07 10:37:10 +0100107 select SOC_INTEL_COMMON_NHLT
108 select SOC_INTEL_COMMON_PCH_BASE
109 select SOC_INTEL_COMMON_RESET
Lijian Zhaof0eb9992017-09-14 14:51:12 -0700110 select SSE2
Lijian Zhaoacfc1492017-07-06 15:27:27 -0700111 select SUPPORT_CPU_UCODE_IN_CBFS
Lijian Zhaodcf99b02017-07-30 15:40:10 -0700112 select TSC_MONOTONIC_TIMER
113 select UDELAY_TSC
Subrata Banik74558812018-01-25 11:41:04 +0530114 select UDK_2017_BINDING
Lijian Zhao81096042017-05-02 18:54:44 -0700115
Edward O'Callaghanb4a68a52019-12-15 13:30:38 +1100116config MAX_CPUS
117 int
118 default 12
119
Lijian Zhao81096042017-05-02 18:54:44 -0700120config DCACHE_RAM_BASE
121 default 0xfef00000
122
123config DCACHE_RAM_SIZE
124 default 0x40000
125 help
126 The size of the cache-as-ram region required during bootblock
127 and/or romstage.
128
129config DCACHE_BSP_STACK_SIZE
130 hex
V Sowmya1dcc1702019-10-14 14:42:34 +0530131 default 0x20400 if FSP_USES_CB_STACK
Lijian Zhao81096042017-05-02 18:54:44 -0700132 default 0x4000
133 help
134 The amount of anticipated stack usage in CAR by bootblock and
V Sowmya1dcc1702019-10-14 14:42:34 +0530135 other stages. In the case of FSP_USES_CB_STACK default value will be
136 sum of FSP-M stack requirement (128KiB) and CB romstage stack requirement (~1KiB).
Lijian Zhao81096042017-05-02 18:54:44 -0700137
Subrata Banik1d260e62019-09-09 13:55:42 +0530138config FSP_TEMP_RAM_SIZE
139 hex
140 depends on FSP_USES_CB_STACK
141 default 0x10000
142 help
143 The amount of anticipated heap usage in CAR by FSP.
144 Refer to Platform FSP integration guide document to know
145 the exact FSP requirement for Heap setup.
146
Furquan Shaikhc0257dd2018-05-02 23:29:04 -0700147config IFD_CHIPSET
148 string
149 default "cnl"
150
Pratik Prajapati9027e1b2017-08-23 17:37:43 -0700151config IED_REGION_SIZE
152 hex
153 default 0x400000
154
John Zhao7492bcb2018-02-01 15:56:28 -0800155config HEAP_SIZE
156 hex
157 default 0x8000
158
Lijian Zhao0e956f22017-10-22 18:30:39 -0700159config NHLT_DMIC_1CH_16B
160 bool
161 depends on ACPI_NHLT
162 default n
163 help
164 Include DSP firmware settings for 1 channel 16B DMIC array.
165
166config NHLT_DMIC_2CH_16B
167 bool
168 depends on ACPI_NHLT
169 default n
170 help
171 Include DSP firmware settings for 2 channel 16B DMIC array.
172
173config NHLT_DMIC_4CH_16B
174 bool
175 depends on ACPI_NHLT
176 default n
177 help
178 Include DSP firmware settings for 4 channel 16B DMIC array.
179
180config NHLT_MAX98357
181 bool
182 depends on ACPI_NHLT
183 default n
184 help
185 Include DSP firmware settings for headset codec.
186
N, Harshapriya4a1ee4b2017-11-28 14:29:26 -0800187config NHLT_MAX98373
188 bool
189 depends on ACPI_NHLT
190 default n
191 help
192 Include DSP firmware settings for headset codec.
193
Lijian Zhao0e956f22017-10-22 18:30:39 -0700194config NHLT_DA7219
195 bool
196 depends on ACPI_NHLT
197 default n
198 help
199 Include DSP firmware settings for headset codec.
200
Pratik Prajapatic8c741d2017-08-29 11:38:42 -0700201config MAX_ROOT_PORTS
202 int
praveen hodagatta pranesh521e48c2018-09-27 00:00:13 +0800203 default 24 if SOC_INTEL_CANNONLAKE_PCH_H
Lijian Zhaoc85890d2017-10-20 09:19:07 -0700204 default 16
Pratik Prajapatic8c741d2017-08-29 11:38:42 -0700205
Lijian Zhaod5d89c82019-05-07 14:05:33 -0700206config MAX_PCIE_CLOCKS
207 int
208 default 16 if SOC_INTEL_CANNONLAKE_PCH_H
209 default 6
210
Pratik Prajapati9027e1b2017-08-23 17:37:43 -0700211config SMM_TSEG_SIZE
212 hex
213 default 0x800000
214
Subrata Banike66600e2018-05-10 17:23:56 +0530215config SMM_RESERVED_SIZE
216 hex
217 default 0x200000
218
Lijian Zhao81096042017-05-02 18:54:44 -0700219config PCR_BASE_ADDRESS
220 hex
221 default 0xfd000000
222 help
223 This option allows you to select MMIO Base Address of sideband bus.
224
Andrey Petrov3e2e0502017-06-05 13:22:24 -0700225config CPU_BCLK_MHZ
226 int
227 default 100
228
Aaron Durbin551e4be2018-04-10 09:24:54 -0600229config SOC_INTEL_COMMON_BLOCK_GSPI_CLOCK_MHZ
Lijian Zhaof3885612017-11-09 15:01:33 -0800230 int
231 default 120
232
Michael Niewöhnerdadcbfb2020-10-04 14:48:05 +0200233config CPU_XTAL_HZ
234 default 24000000
235
Chris Chingb8dc63b2017-12-06 14:26:15 -0700236config DRIVERS_I2C_DESIGNWARE_CLOCK_MHZ
237 int
Duncan Laurie695f2fe2018-12-05 12:51:23 -0800238 default 216
Chris Chingb8dc63b2017-12-06 14:26:15 -0700239
Lijian Zhao32111172017-08-16 11:40:03 -0700240config SOC_INTEL_COMMON_BLOCK_GSPI_MAX
241 int
242 default 3
243
Subrata Banikc4986eb2018-05-09 14:55:09 +0530244config SOC_INTEL_I2C_DEV_MAX
245 int
praveen hodagatta pranesh521e48c2018-09-27 00:00:13 +0800246 default 4 if SOC_INTEL_CANNONLAKE_PCH_H
Subrata Banikc4986eb2018-05-09 14:55:09 +0530247 default 6
248
Nico Huber99954182019-05-29 23:33:06 +0200249config CONSOLE_UART_BASE_ADDRESS
250 hex
251 default 0xfe032000
252 depends on INTEL_LPSS_UART_FOR_CONSOLE
253
Lijian Zhao8465a812017-07-11 12:33:22 -0700254# Clock divider parameters for 115200 baud rate
255config SOC_INTEL_COMMON_LPSS_UART_CLK_M_VAL
256 hex
257 default 0x30
258
259config SOC_INTEL_COMMON_LPSS_UART_CLK_N_VAL
260 hex
261 default 0xc35
262
Lijian Zhao6d7063c2017-08-29 17:26:48 -0700263config VBOOT
264 select VBOOT_SEPARATE_VERSTAGE
Joel Kitching6672bd82019-04-10 16:06:21 +0800265 select VBOOT_MUST_REQUEST_DISPLAY
Lijian Zhao6d7063c2017-08-29 17:26:48 -0700266 select VBOOT_STARTS_IN_BOOTBLOCK
267 select VBOOT_VBNV_CMOS
268 select VBOOT_VBNV_CMOS_BACKUP_TO_FLASH
269
Patrick Georgi6539e102018-09-13 11:48:43 -0400270config CBFS_SIZE
271 hex
272 default 0x200000
273
Rizwan Qureshi8aadab72019-02-17 11:31:21 +0530274config MB_HAS_ACTIVE_HIGH_SD_PWR_ENABLE
275 bool
276 default n
277 help
278 Select this if the board has a SD_PWR_ENABLE pin connected to a
279 active high sensing load switch to turn on power to the card reader.
280 This will enable a workaround in ASL _PS3 and _PS0 methods to force
281 SD_PWR_ENABLE to stay low in D3.
282
Subrata Banik9e3ba212018-01-08 15:28:26 +0530283choice
284 prompt "Cache-as-ram implementation"
Angel Pons7ed704d2019-07-12 15:46:43 +0200285 default USE_CANNONLAKE_CAR_NEM_ENHANCED
Subrata Banik9e3ba212018-01-08 15:28:26 +0530286 help
287 This option allows you to select how cache-as-ram (CAR) is set up.
288
289config USE_CANNONLAKE_CAR_NEM_ENHANCED
290 bool "Enhanced Non-evict mode"
291 select SOC_INTEL_COMMON_BLOCK_CAR
Shreesh Chhabbi87c7ec72020-12-03 14:07:15 -0800292 select INTEL_CAR_NEM_ENHANCED
Subrata Banik9e3ba212018-01-08 15:28:26 +0530293 help
294 A current limitation of NEM (Non-Evict mode) is that code and data
295 sizes are derived from the requirement to not write out any modified
296 cache line. With NEM, if there is no physical memory behind the
297 cached area, the modified data will be lost and NEM results will be
298 inconsistent. ENHANCED NEM guarantees that modified data is always
299 kept in cache while clean data is replaced.
300
301config USE_CANNONLAKE_FSP_CAR
302 bool "Use FSP CAR"
303 select FSP_CAR
304 help
305 Use FSP APIs to initialize and tear down the Cache-As-Ram.
306
307endchoice
308
Patrick Georgi6539e102018-09-13 11:48:43 -0400309config FSP_HEADER_PATH
Subrata Banik6527b1a2019-01-29 11:04:25 +0530310 default "3rdparty/fsp/CoffeeLakeFspBinPkg/Include/" if SOC_INTEL_COFFEELAKE || SOC_INTEL_WHISKEYLAKE
Felix Singere1af5b82020-08-31 19:51:52 +0000311 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake1/Include/" if SOC_INTEL_COMETLAKE_1
Felix Singer923b1752020-08-31 19:56:53 +0000312 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake2/Include/" if SOC_INTEL_COMETLAKE_2
313 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeS/Include/" if SOC_INTEL_COMETLAKE_S
314 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeV/Include/" if SOC_INTEL_COMETLAKE_V
Patrick Georgi6539e102018-09-13 11:48:43 -0400315
316config FSP_FD_PATH
Johanna Schander0b82b3d2019-12-06 18:32:58 +0100317 default "3rdparty/fsp/CoffeeLakeFspBinPkg/Fsp.fd" if SOC_INTEL_COFFEELAKE || SOC_INTEL_WHISKEYLAKE
Felix Singerdd9f6352020-08-31 20:00:55 +0000318 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake1/Fsp.fd" if SOC_INTEL_COMETLAKE_1
Felix Singer923b1752020-08-31 19:56:53 +0000319 default "3rdparty/fsp/CometLakeFspBinPkg/CometLake2/Fsp.fd" if SOC_INTEL_COMETLAKE_2
320 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeS/Fsp.fd" if SOC_INTEL_COMETLAKE_S
321 default "3rdparty/fsp/CometLakeFspBinPkg/CometLakeV/Fsp.fd" if SOC_INTEL_COMETLAKE_V
Patrick Georgi6539e102018-09-13 11:48:43 -0400322
Kane Chen37172562019-04-11 21:55:20 +0800323config SOC_INTEL_CANNONLAKE_DEBUG_CONSENT
324 int "Debug Consent for CNL"
325 # USB DBC is more common for developers so make this default to 3 if
326 # SOC_INTEL_DEBUG_CONSENT=y
327 default 3 if SOC_INTEL_DEBUG_CONSENT
328 default 0
329 help
330 This is to control debug interface on SOC.
331 Setting non-zero value will allow to use DBC or DCI to debug SOC.
332 PlatformDebugConsent in FspmUpd.h has the details.
333
Subrata Banik5ee4c122019-07-05 06:43:46 +0530334config PRERAM_CBMEM_CONSOLE_SIZE
335 hex
336 default 0xe00
337
Patrick Rudolph5fffb5e2019-07-25 11:55:30 +0200338config INTEL_TXT_BIOSACM_ALIGNMENT
339 hex
340 default 0x40000 # 256KB
341
Michael Niewöhnerfca152c2020-12-20 18:01:26 +0100342config INTEL_GMA_BCLV_OFFSET
343 default 0xc8258
344
345config INTEL_GMA_BCLV_WIDTH
346 default 32
347
348config INTEL_GMA_BCLM_OFFSET
349 default 0xc8254
350
351config INTEL_GMA_BCLM_WIDTH
352 default 32
353
Lijian Zhao81096042017-05-02 18:54:44 -0700354endif