Angel Pons | 4b42983 | 2020-04-02 23:48:50 +0200 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 2 | |
Nico Huber | c2e4642 | 2020-03-23 01:22:49 +0100 | [diff] [blame] | 3 | #include <commonlib/helpers.h> |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 4 | #include <arch/io.h> |
Kyösti Mälkki | 13f6650 | 2019-03-03 08:01:05 +0200 | [diff] [blame] | 5 | #include <device/mmio.h> |
Kyösti Mälkki | f1b58b7 | 2019-03-01 13:43:02 +0200 | [diff] [blame] | 6 | #include <device/pci_ops.h> |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 7 | #include <console/console.h> |
Kyösti Mälkki | ab56b3b | 2013-11-28 16:44:51 +0200 | [diff] [blame] | 8 | #include <bootmode.h> |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 9 | #include <delay.h> |
| 10 | #include <device/device.h> |
| 11 | #include <device/pci.h> |
| 12 | #include <device/pci_ids.h> |
Ronald G. Minnich | 5bcca7e | 2013-06-25 15:56:46 -0700 | [diff] [blame] | 13 | #include <drivers/intel/gma/i915_reg.h> |
Furquan Shaikh | 77f48cd | 2013-08-19 10:16:50 -0700 | [diff] [blame] | 14 | #include <drivers/intel/gma/i915.h> |
Nico Huber | 1822816 | 2017-06-08 16:31:57 +0200 | [diff] [blame] | 15 | #include <drivers/intel/gma/libgfxinit.h> |
Duncan Laurie | 356833d | 2013-07-09 15:40:27 -0700 | [diff] [blame] | 16 | #include <cpu/intel/haswell/haswell.h> |
Matt DeVillier | ebe08e0 | 2017-07-14 13:28:42 -0500 | [diff] [blame] | 17 | #include <drivers/intel/gma/opregion.h> |
Ronald G. Minnich | 9518b56 | 2013-09-19 16:45:22 -0700 | [diff] [blame] | 18 | #include <string.h> |
Elyes HAOUAS | 51401c3 | 2019-05-15 21:09:30 +0200 | [diff] [blame] | 19 | #include <types.h> |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 20 | |
| 21 | #include "chip.h" |
| 22 | #include "haswell.h" |
| 23 | |
Julius Werner | cd49cce | 2019-03-05 16:53:33 -0800 | [diff] [blame] | 24 | #if CONFIG(CHROMEOS) |
Furquan Shaikh | cb61ea7 | 2013-08-15 15:23:58 -0700 | [diff] [blame] | 25 | #include <vendorcode/google/chromeos/chromeos.h> |
| 26 | #endif |
| 27 | |
Duncan Laurie | 356833d | 2013-07-09 15:40:27 -0700 | [diff] [blame] | 28 | struct gt_reg { |
| 29 | u32 reg; |
| 30 | u32 andmask; |
| 31 | u32 ormask; |
| 32 | }; |
| 33 | |
| 34 | static const struct gt_reg haswell_gt_setup[] = { |
| 35 | /* Enable Counters */ |
| 36 | { 0x0a248, 0x00000000, 0x00000016 }, |
| 37 | { 0x0a000, 0x00000000, 0x00070020 }, |
| 38 | { 0x0a180, 0xff3fffff, 0x15000000 }, |
| 39 | /* Enable DOP Clock Gating */ |
| 40 | { 0x09424, 0x00000000, 0x000003fd }, |
| 41 | /* Enable Unit Level Clock Gating */ |
| 42 | { 0x09400, 0x00000000, 0x00000080 }, |
| 43 | { 0x09404, 0x00000000, 0x40401000 }, |
| 44 | { 0x09408, 0x00000000, 0x00000000 }, |
| 45 | { 0x0940c, 0x00000000, 0x02000001 }, |
| 46 | { 0x0a008, 0x00000000, 0x08000000 }, |
| 47 | /* Wake Rate Limits */ |
| 48 | { 0x0a090, 0xffffffff, 0x00000000 }, |
| 49 | { 0x0a098, 0xffffffff, 0x03e80000 }, |
| 50 | { 0x0a09c, 0xffffffff, 0x00280000 }, |
| 51 | { 0x0a0a8, 0xffffffff, 0x0001e848 }, |
| 52 | { 0x0a0ac, 0xffffffff, 0x00000019 }, |
| 53 | /* Render/Video/Blitter Idle Max Count */ |
| 54 | { 0x02054, 0x00000000, 0x0000000a }, |
| 55 | { 0x12054, 0x00000000, 0x0000000a }, |
| 56 | { 0x22054, 0x00000000, 0x0000000a }, |
| 57 | /* RC Sleep / RCx Thresholds */ |
| 58 | { 0x0a0b0, 0xffffffff, 0x00000000 }, |
| 59 | { 0x0a0b4, 0xffffffff, 0x000003e8 }, |
| 60 | { 0x0a0b8, 0xffffffff, 0x0000c350 }, |
| 61 | /* RP Settings */ |
| 62 | { 0x0a010, 0xffffffff, 0x000f4240 }, |
| 63 | { 0x0a014, 0xffffffff, 0x12060000 }, |
| 64 | { 0x0a02c, 0xffffffff, 0x0000e808 }, |
| 65 | { 0x0a030, 0xffffffff, 0x0003bd08 }, |
| 66 | { 0x0a068, 0xffffffff, 0x000101d0 }, |
| 67 | { 0x0a06c, 0xffffffff, 0x00055730 }, |
| 68 | { 0x0a070, 0xffffffff, 0x0000000a }, |
| 69 | /* RP Control */ |
| 70 | { 0x0a024, 0x00000000, 0x00000b92 }, |
| 71 | /* HW RC6 Control */ |
| 72 | { 0x0a090, 0x00000000, 0x88040000 }, |
| 73 | /* Video Frequency Request */ |
| 74 | { 0x0a00c, 0x00000000, 0x08000000 }, |
| 75 | { 0 }, |
| 76 | }; |
| 77 | |
| 78 | static const struct gt_reg haswell_gt_lock[] = { |
| 79 | { 0x0a248, 0xffffffff, 0x80000000 }, |
| 80 | { 0x0a004, 0xffffffff, 0x00000010 }, |
| 81 | { 0x0a080, 0xffffffff, 0x00000004 }, |
| 82 | { 0x0a180, 0xffffffff, 0x80000000 }, |
| 83 | { 0 }, |
| 84 | }; |
| 85 | |
Angel Pons | 1db5bc7 | 2020-01-15 00:49:03 +0100 | [diff] [blame] | 86 | /* |
| 87 | * Some VGA option roms are used for several chipsets but they only have one PCI ID in their |
| 88 | * header. If we encounter such an option rom, we need to do the mapping ourselves. |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 89 | */ |
| 90 | |
| 91 | u32 map_oprom_vendev(u32 vendev) |
| 92 | { |
Elyes HAOUAS | 69d658f | 2016-09-17 20:32:07 +0200 | [diff] [blame] | 93 | u32 new_vendev = vendev; |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 94 | |
| 95 | switch (vendev) { |
Aaron Durbin | 7116129 | 2012-12-13 16:43:32 -0600 | [diff] [blame] | 96 | case 0x80860402: /* GT1 Desktop */ |
| 97 | case 0x80860406: /* GT1 Mobile */ |
| 98 | case 0x8086040a: /* GT1 Server */ |
Duncan Laurie | 26e7dd7 | 2012-12-19 09:12:31 -0800 | [diff] [blame] | 99 | case 0x80860a06: /* GT1 ULT */ |
Aaron Durbin | 7116129 | 2012-12-13 16:43:32 -0600 | [diff] [blame] | 100 | |
| 101 | case 0x80860412: /* GT2 Desktop */ |
| 102 | case 0x80860416: /* GT2 Mobile */ |
| 103 | case 0x8086041a: /* GT2 Server */ |
Duncan Laurie | 26e7dd7 | 2012-12-19 09:12:31 -0800 | [diff] [blame] | 104 | case 0x80860a16: /* GT2 ULT */ |
Aaron Durbin | 7116129 | 2012-12-13 16:43:32 -0600 | [diff] [blame] | 105 | |
| 106 | case 0x80860422: /* GT3 Desktop */ |
| 107 | case 0x80860426: /* GT3 Mobile */ |
| 108 | case 0x8086042a: /* GT3 Server */ |
Duncan Laurie | 26e7dd7 | 2012-12-19 09:12:31 -0800 | [diff] [blame] | 109 | case 0x80860a26: /* GT3 ULT */ |
Aaron Durbin | 7116129 | 2012-12-13 16:43:32 -0600 | [diff] [blame] | 110 | |
Elyes HAOUAS | 69d658f | 2016-09-17 20:32:07 +0200 | [diff] [blame] | 111 | new_vendev = 0x80860406; /* GT1 Mobile */ |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 112 | break; |
| 113 | } |
| 114 | |
| 115 | return new_vendev; |
| 116 | } |
| 117 | |
Angel Pons | 1db5bc7 | 2020-01-15 00:49:03 +0100 | [diff] [blame] | 118 | /** FIXME: Seems to be outdated. */ |
| 119 | /* |
| 120 | * GTT is the Global Translation Table for the graphics pipeline. It is used to translate |
| 121 | * graphics addresses to physical memory addresses. As in the CPU, GTTs map 4K pages. |
| 122 | * |
| 123 | * The setgtt function adds a further bit of flexibility: it allows you to set a range (the |
| 124 | * first two parameters) to point to a physical address (third parameter); the physical address |
| 125 | * is incremented by a count (fourth parameter) for each GTT in the range. |
| 126 | * |
| 127 | * Why do it this way? For ultrafast startup, we can point all the GTT entries to point to one |
| 128 | * page, and set that page to 0s: |
| 129 | * |
| 130 | * memset(physbase, 0, 4096); |
| 131 | * setgtt(0, 4250, physbase, 0); |
| 132 | * |
| 133 | * this takes about 2 ms, and is a win because zeroing the page takes up to 200 ms. |
| 134 | * |
| 135 | * This call sets the GTT to point to a linear range of pages starting at physbase. |
Ronald G. Minnich | 4c8465c | 2013-09-30 15:57:21 -0700 | [diff] [blame] | 136 | */ |
| 137 | |
| 138 | #define GTT_PTE_BASE (2 << 20) |
| 139 | |
Angel Pons | 1db5bc7 | 2020-01-15 00:49:03 +0100 | [diff] [blame] | 140 | void set_translation_table(int start, int end, u64 base, int inc) |
Ronald G. Minnich | 4c8465c | 2013-09-30 15:57:21 -0700 | [diff] [blame] | 141 | { |
| 142 | int i; |
| 143 | |
Elyes HAOUAS | 12df950 | 2016-08-23 21:29:48 +0200 | [diff] [blame] | 144 | for (i = start; i < end; i++){ |
Angel Pons | 1db5bc7 | 2020-01-15 00:49:03 +0100 | [diff] [blame] | 145 | u64 physical_address = base + i * inc; |
| 146 | |
Ronald G. Minnich | 4c8465c | 2013-09-30 15:57:21 -0700 | [diff] [blame] | 147 | /* swizzle the 32:39 bits to 4:11 */ |
| 148 | u32 word = physical_address | ((physical_address >> 28) & 0xff0) | 1; |
Angel Pons | 1db5bc7 | 2020-01-15 00:49:03 +0100 | [diff] [blame] | 149 | |
| 150 | /* |
| 151 | * Note: we've confirmed by checking the values that MRC does no useful |
| 152 | * setup before we run this. |
Ronald G. Minnich | 4c8465c | 2013-09-30 15:57:21 -0700 | [diff] [blame] | 153 | */ |
| 154 | gtt_write(GTT_PTE_BASE + i * 4, word); |
| 155 | gtt_read(GTT_PTE_BASE + i * 4); |
| 156 | } |
| 157 | } |
| 158 | |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 159 | static struct resource *gtt_res = NULL; |
| 160 | |
Furquan Shaikh | 77f48cd | 2013-08-19 10:16:50 -0700 | [diff] [blame] | 161 | u32 gtt_read(u32 reg) |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 162 | { |
Ronald G. Minnich | 9518b56 | 2013-09-19 16:45:22 -0700 | [diff] [blame] | 163 | u32 val; |
Kevin Paul Herbert | bde6d30 | 2014-12-24 18:43:20 -0800 | [diff] [blame] | 164 | val = read32(res2mmio(gtt_res, reg, 0)); |
Ronald G. Minnich | 9518b56 | 2013-09-19 16:45:22 -0700 | [diff] [blame] | 165 | return val; |
| 166 | |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 167 | } |
| 168 | |
Furquan Shaikh | 77f48cd | 2013-08-19 10:16:50 -0700 | [diff] [blame] | 169 | void gtt_write(u32 reg, u32 data) |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 170 | { |
Kevin Paul Herbert | bde6d30 | 2014-12-24 18:43:20 -0800 | [diff] [blame] | 171 | write32(res2mmio(gtt_res, reg, 0), data); |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 172 | } |
| 173 | |
Duncan Laurie | 356833d | 2013-07-09 15:40:27 -0700 | [diff] [blame] | 174 | static inline void gtt_rmw(u32 reg, u32 andmask, u32 ormask) |
| 175 | { |
| 176 | u32 val = gtt_read(reg); |
| 177 | val &= andmask; |
| 178 | val |= ormask; |
| 179 | gtt_write(reg, val); |
| 180 | } |
| 181 | |
| 182 | static inline void gtt_write_regs(const struct gt_reg *gt) |
| 183 | { |
| 184 | for (; gt && gt->reg; gt++) { |
| 185 | if (gt->andmask) |
| 186 | gtt_rmw(gt->reg, gt->andmask, gt->ormask); |
| 187 | else |
| 188 | gtt_write(gt->reg, gt->ormask); |
| 189 | } |
| 190 | } |
| 191 | |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 192 | #define GTT_RETRY 1000 |
Ronald G. Minnich | 9518b56 | 2013-09-19 16:45:22 -0700 | [diff] [blame] | 193 | int gtt_poll(u32 reg, u32 mask, u32 value) |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 194 | { |
Martin Roth | 468d02c | 2019-10-23 21:44:42 -0600 | [diff] [blame] | 195 | unsigned int try = GTT_RETRY; |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 196 | u32 data; |
| 197 | |
| 198 | while (try--) { |
| 199 | data = gtt_read(reg); |
| 200 | if ((data & mask) == value) |
| 201 | return 1; |
Angel Pons | 1db5bc7 | 2020-01-15 00:49:03 +0100 | [diff] [blame] | 202 | |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 203 | udelay(10); |
| 204 | } |
| 205 | |
| 206 | printk(BIOS_ERR, "GT init timeout\n"); |
| 207 | return 0; |
| 208 | } |
| 209 | |
Ronald G. Minnich | 5bcca7e | 2013-06-25 15:56:46 -0700 | [diff] [blame] | 210 | static void power_well_enable(void) |
| 211 | { |
| 212 | gtt_write(HSW_PWR_WELL_CTL1, HSW_PWR_WELL_ENABLE); |
| 213 | gtt_poll(HSW_PWR_WELL_CTL1, HSW_PWR_WELL_STATE, HSW_PWR_WELL_STATE); |
| 214 | } |
| 215 | |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 216 | static void gma_pm_init_pre_vbios(struct device *dev) |
| 217 | { |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 218 | printk(BIOS_DEBUG, "GT Power Management Init\n"); |
| 219 | |
| 220 | gtt_res = find_resource(dev, PCI_BASE_ADDRESS_0); |
| 221 | if (!gtt_res || !gtt_res->base) |
| 222 | return; |
| 223 | |
Ronald G. Minnich | 5bcca7e | 2013-06-25 15:56:46 -0700 | [diff] [blame] | 224 | power_well_enable(); |
| 225 | |
Duncan Laurie | 67113e9 | 2013-01-10 13:23:04 -0800 | [diff] [blame] | 226 | /* |
| 227 | * Enable RC6 |
| 228 | */ |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 229 | |
Duncan Laurie | 67113e9 | 2013-01-10 13:23:04 -0800 | [diff] [blame] | 230 | /* Enable Force Wake */ |
| 231 | gtt_write(0x0a180, 1 << 5); |
| 232 | gtt_write(0x0a188, 0x00010001); |
Edward O'Callaghan | 986e85c | 2014-10-29 12:15:34 +1100 | [diff] [blame] | 233 | gtt_poll(FORCEWAKE_ACK_HSW, 1 << 0, 1 << 0); |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 234 | |
Duncan Laurie | 356833d | 2013-07-09 15:40:27 -0700 | [diff] [blame] | 235 | /* GT Settings */ |
| 236 | gtt_write_regs(haswell_gt_setup); |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 237 | |
Duncan Laurie | 356833d | 2013-07-09 15:40:27 -0700 | [diff] [blame] | 238 | /* Wait for Mailbox Ready */ |
Ryan Salsamendi | fa0725d | 2017-06-30 17:29:37 -0700 | [diff] [blame] | 239 | gtt_poll(0x138124, (1UL << 31), (0UL << 31)); |
Angel Pons | 1db5bc7 | 2020-01-15 00:49:03 +0100 | [diff] [blame] | 240 | |
Duncan Laurie | 356833d | 2013-07-09 15:40:27 -0700 | [diff] [blame] | 241 | /* Mailbox Data - RC6 VIDS */ |
| 242 | gtt_write(0x138128, 0x00000000); |
Angel Pons | 1db5bc7 | 2020-01-15 00:49:03 +0100 | [diff] [blame] | 243 | |
Duncan Laurie | 356833d | 2013-07-09 15:40:27 -0700 | [diff] [blame] | 244 | /* Mailbox Command */ |
| 245 | gtt_write(0x138124, 0x80000004); |
Angel Pons | 1db5bc7 | 2020-01-15 00:49:03 +0100 | [diff] [blame] | 246 | |
Duncan Laurie | 356833d | 2013-07-09 15:40:27 -0700 | [diff] [blame] | 247 | /* Wait for Mailbox Ready */ |
Ryan Salsamendi | fa0725d | 2017-06-30 17:29:37 -0700 | [diff] [blame] | 248 | gtt_poll(0x138124, (1UL << 31), (0UL << 31)); |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 249 | |
Duncan Laurie | 356833d | 2013-07-09 15:40:27 -0700 | [diff] [blame] | 250 | /* Enable PM Interrupts */ |
Furquan Shaikh | 77f48cd | 2013-08-19 10:16:50 -0700 | [diff] [blame] | 251 | gtt_write(GEN6_PMIER, GEN6_PM_MBOX_EVENT | GEN6_PM_THERMAL_EVENT | |
| 252 | GEN6_PM_RP_DOWN_TIMEOUT | GEN6_PM_RP_UP_THRESHOLD | |
| 253 | GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_UP_EI_EXPIRED | |
| 254 | GEN6_PM_RP_DOWN_EI_EXPIRED); |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 255 | |
Duncan Laurie | 67113e9 | 2013-01-10 13:23:04 -0800 | [diff] [blame] | 256 | /* Enable RC6 in idle */ |
| 257 | gtt_write(0x0a094, 0x00040000); |
Duncan Laurie | 356833d | 2013-07-09 15:40:27 -0700 | [diff] [blame] | 258 | |
| 259 | /* PM Lock Settings */ |
| 260 | gtt_write_regs(haswell_gt_lock); |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 261 | } |
| 262 | |
Furquan Shaikh | 77f48cd | 2013-08-19 10:16:50 -0700 | [diff] [blame] | 263 | static void init_display_planes(void) |
| 264 | { |
| 265 | int pipe, plane; |
| 266 | |
| 267 | /* Disable cursor mode */ |
| 268 | for (pipe = PIPE_A; pipe <= PIPE_C; pipe++) { |
| 269 | gtt_write(CURCNTR_IVB(pipe), CURSOR_MODE_DISABLE); |
| 270 | gtt_write(CURBASE_IVB(pipe), 0x00000000); |
| 271 | } |
| 272 | |
Angel Pons | 1db5bc7 | 2020-01-15 00:49:03 +0100 | [diff] [blame] | 273 | /* Disable primary plane and set surface base address */ |
Furquan Shaikh | 77f48cd | 2013-08-19 10:16:50 -0700 | [diff] [blame] | 274 | for (plane = PLANE_A; plane <= PLANE_C; plane++) { |
| 275 | gtt_write(DSPCNTR(plane), DISPLAY_PLANE_DISABLE); |
| 276 | gtt_write(DSPSURF(plane), 0x00000000); |
| 277 | } |
| 278 | |
| 279 | /* Disable VGA display */ |
| 280 | gtt_write(CPU_VGACNTRL, CPU_VGA_DISABLE); |
| 281 | } |
| 282 | |
Duncan Laurie | c7f2ab7 | 2013-05-28 07:49:09 -0700 | [diff] [blame] | 283 | static void gma_setup_panel(struct device *dev) |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 284 | { |
| 285 | struct northbridge_intel_haswell_config *conf = dev->chip_info; |
| 286 | u32 reg32; |
| 287 | |
| 288 | printk(BIOS_DEBUG, "GT Power Management Init (post VBIOS)\n"); |
| 289 | |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 290 | /* Setup Digital Port Hotplug */ |
Furquan Shaikh | 77f48cd | 2013-08-19 10:16:50 -0700 | [diff] [blame] | 291 | reg32 = gtt_read(PCH_PORT_HOTPLUG); |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 292 | if (!reg32) { |
| 293 | reg32 = (conf->gpu_dp_b_hotplug & 0x7) << 2; |
| 294 | reg32 |= (conf->gpu_dp_c_hotplug & 0x7) << 10; |
| 295 | reg32 |= (conf->gpu_dp_d_hotplug & 0x7) << 18; |
Furquan Shaikh | 77f48cd | 2013-08-19 10:16:50 -0700 | [diff] [blame] | 296 | gtt_write(PCH_PORT_HOTPLUG, reg32); |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 297 | } |
| 298 | |
| 299 | /* Setup Panel Power On Delays */ |
Furquan Shaikh | 77f48cd | 2013-08-19 10:16:50 -0700 | [diff] [blame] | 300 | reg32 = gtt_read(PCH_PP_ON_DELAYS); |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 301 | if (!reg32) { |
| 302 | reg32 = (conf->gpu_panel_port_select & 0x3) << 30; |
| 303 | reg32 |= (conf->gpu_panel_power_up_delay & 0x1fff) << 16; |
| 304 | reg32 |= (conf->gpu_panel_power_backlight_on_delay & 0x1fff); |
Furquan Shaikh | 77f48cd | 2013-08-19 10:16:50 -0700 | [diff] [blame] | 305 | gtt_write(PCH_PP_ON_DELAYS, reg32); |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 306 | } |
| 307 | |
| 308 | /* Setup Panel Power Off Delays */ |
Furquan Shaikh | 77f48cd | 2013-08-19 10:16:50 -0700 | [diff] [blame] | 309 | reg32 = gtt_read(PCH_PP_OFF_DELAYS); |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 310 | if (!reg32) { |
| 311 | reg32 = (conf->gpu_panel_power_down_delay & 0x1fff) << 16; |
| 312 | reg32 |= (conf->gpu_panel_power_backlight_off_delay & 0x1fff); |
Furquan Shaikh | 77f48cd | 2013-08-19 10:16:50 -0700 | [diff] [blame] | 313 | gtt_write(PCH_PP_OFF_DELAYS, reg32); |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 314 | } |
| 315 | |
| 316 | /* Setup Panel Power Cycle Delay */ |
| 317 | if (conf->gpu_panel_power_cycle_delay) { |
Furquan Shaikh | 77f48cd | 2013-08-19 10:16:50 -0700 | [diff] [blame] | 318 | reg32 = gtt_read(PCH_PP_DIVISOR); |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 319 | reg32 &= ~0xff; |
| 320 | reg32 |= conf->gpu_panel_power_cycle_delay & 0xff; |
Furquan Shaikh | 77f48cd | 2013-08-19 10:16:50 -0700 | [diff] [blame] | 321 | gtt_write(PCH_PP_DIVISOR, reg32); |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 322 | } |
| 323 | |
Nico Huber | c2e4642 | 2020-03-23 01:22:49 +0100 | [diff] [blame] | 324 | /* Enforce the PCH PWM function, as so does Linux. |
| 325 | The CPU PWM controls are disabled after reset. */ |
| 326 | if (conf->gpu_pch_backlight_pwm_hz) { |
| 327 | /* Reference clock is either 24MHz or 135MHz. We can choose |
| 328 | either a 16 or a 128 step increment. Use 16 if we would |
| 329 | have less than 100 steps otherwise. */ |
| 330 | const unsigned int refclock = CONFIG(INTEL_LYNXPOINT_LP) ? 24*MHz : 135*MHz; |
| 331 | const unsigned int hz_limit = refclock / 128 / 100; |
| 332 | unsigned int pwm_increment, pwm_period; |
| 333 | u32 south_chicken2; |
| 334 | |
| 335 | south_chicken2 = gtt_read(SOUTH_CHICKEN2); |
| 336 | if (conf->gpu_pch_backlight_pwm_hz > hz_limit) { |
| 337 | pwm_increment = 16; |
| 338 | south_chicken2 |= LPT_PWM_GRANULARITY; |
| 339 | } else { |
| 340 | pwm_increment = 128; |
| 341 | south_chicken2 &= ~LPT_PWM_GRANULARITY; |
| 342 | } |
| 343 | gtt_write(SOUTH_CHICKEN2, south_chicken2); |
| 344 | |
| 345 | pwm_period = refclock / pwm_increment / conf->gpu_pch_backlight_pwm_hz; |
| 346 | printk(BIOS_INFO, |
| 347 | "GMA: Setting backlight PWM frequency to %uMHz / %u / %u = %uHz\n", |
| 348 | refclock / MHz, pwm_increment, pwm_period, |
| 349 | DIV_ROUND_CLOSEST(refclock, pwm_increment * pwm_period)); |
| 350 | |
| 351 | /* Start with a 50% duty cycle. */ |
| 352 | gtt_write(BLC_PWM_PCH_CTL2, pwm_period << 16 | pwm_period / 2); |
| 353 | |
| 354 | gtt_write(BLC_PWM_PCH_CTL1, |
| 355 | (conf->gpu_pch_backlight_polarity == GPU_BACKLIGHT_POLARITY_LOW) << 29 | |
| 356 | BLM_PCH_OVERRIDE_ENABLE | BLM_PCH_PWM_ENABLE); |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 357 | } |
Ronald G. Minnich | 5bcca7e | 2013-06-25 15:56:46 -0700 | [diff] [blame] | 358 | |
| 359 | /* Get display,pipeline,and DDI registers into a basic sane state */ |
Furquan Shaikh | 77f48cd | 2013-08-19 10:16:50 -0700 | [diff] [blame] | 360 | power_well_enable(); |
| 361 | |
| 362 | init_display_planes(); |
| 363 | |
Angel Pons | 1db5bc7 | 2020-01-15 00:49:03 +0100 | [diff] [blame] | 364 | /* |
| 365 | * DDI-A params set: |
| 366 | * bit 0: Display detected (RO) |
| 367 | * bit 4: DDI A supports 4 lanes and DDI E is not used |
| 368 | * bit 7: DDI buffer is idle |
| 369 | */ |
Tristan Corrick | 1a73eb0 | 2018-10-31 02:27:29 +1300 | [diff] [blame] | 370 | reg32 = DDI_BUF_IS_IDLE | DDI_INIT_DISPLAY_DETECTED; |
| 371 | if (!conf->gpu_ddi_e_connected) |
| 372 | reg32 |= DDI_A_4_LANES; |
| 373 | gtt_write(DDI_BUF_CTL_A, reg32); |
Furquan Shaikh | 77f48cd | 2013-08-19 10:16:50 -0700 | [diff] [blame] | 374 | |
| 375 | /* Set FDI registers - is this required? */ |
Ronald G. Minnich | 5bcca7e | 2013-06-25 15:56:46 -0700 | [diff] [blame] | 376 | gtt_write(_FDI_RXA_MISC, 0x00200090); |
| 377 | gtt_write(_FDI_RXA_MISC, 0x0a000000); |
Furquan Shaikh | 77f48cd | 2013-08-19 10:16:50 -0700 | [diff] [blame] | 378 | |
| 379 | /* Enable the handshake with PCH display when processing reset */ |
| 380 | gtt_write(NDE_RSTWRN_OPT, RST_PCH_HNDSHK_EN); |
| 381 | |
Angel Pons | 1db5bc7 | 2020-01-15 00:49:03 +0100 | [diff] [blame] | 382 | /* Undocumented */ |
Ronald G. Minnich | 5bcca7e | 2013-06-25 15:56:46 -0700 | [diff] [blame] | 383 | gtt_write(0x42090, 0x04000000); |
Angel Pons | 1db5bc7 | 2020-01-15 00:49:03 +0100 | [diff] [blame] | 384 | gtt_write(0x9840, 0x00000000); |
Ronald G. Minnich | 5bcca7e | 2013-06-25 15:56:46 -0700 | [diff] [blame] | 385 | gtt_write(0x42090, 0xa4000000); |
Furquan Shaikh | 77f48cd | 2013-08-19 10:16:50 -0700 | [diff] [blame] | 386 | |
| 387 | gtt_write(SOUTH_DSPCLK_GATE_D, PCH_LP_PARTITION_LEVEL_DISABLE); |
| 388 | |
Angel Pons | 1db5bc7 | 2020-01-15 00:49:03 +0100 | [diff] [blame] | 389 | /* Undocumented */ |
Ronald G. Minnich | 5bcca7e | 2013-06-25 15:56:46 -0700 | [diff] [blame] | 390 | gtt_write(0x42080, 0x00004000); |
Furquan Shaikh | 77f48cd | 2013-08-19 10:16:50 -0700 | [diff] [blame] | 391 | |
| 392 | /* Prepare DDI buffers for DP and FDI */ |
| 393 | intel_prepare_ddi(); |
| 394 | |
| 395 | /* Hot plug detect buffer enabled for port A */ |
| 396 | gtt_write(DIGITAL_PORT_HOTPLUG_CNTRL, DIGITAL_PORTA_HOTPLUG_ENABLE); |
| 397 | |
| 398 | /* Enable HPD buffer for digital port D and B */ |
| 399 | gtt_write(PCH_PORT_HOTPLUG, PORTD_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE); |
| 400 | |
Angel Pons | 1db5bc7 | 2020-01-15 00:49:03 +0100 | [diff] [blame] | 401 | /* |
| 402 | * Bits 4:0 - Power cycle delay (default 0x6 --> 500ms) |
| 403 | * Bits 31:8 - Reference divider (0x0004af ----> 24MHz) |
| 404 | */ |
Ronald G. Minnich | 5bcca7e | 2013-06-25 15:56:46 -0700 | [diff] [blame] | 405 | gtt_write(PCH_PP_DIVISOR, 0x0004af06); |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 406 | } |
| 407 | |
Duncan Laurie | c7f2ab7 | 2013-05-28 07:49:09 -0700 | [diff] [blame] | 408 | static void gma_pm_init_post_vbios(struct device *dev) |
| 409 | { |
Duncan Laurie | 356833d | 2013-07-09 15:40:27 -0700 | [diff] [blame] | 410 | int cdclk = 0; |
| 411 | int devid = pci_read_config16(dev, PCI_DEVICE_ID); |
| 412 | int gpu_is_ulx = 0; |
| 413 | |
| 414 | if (devid == 0x0a0e || devid == 0x0a1e) |
| 415 | gpu_is_ulx = 1; |
| 416 | |
| 417 | /* CD Frequency */ |
Duncan Laurie | 3106d0f | 2013-08-12 13:51:22 -0700 | [diff] [blame] | 418 | if ((gtt_read(0x42014) & 0x1000000) || gpu_is_ulx || haswell_is_ult()) |
| 419 | cdclk = 0; /* fixed frequency */ |
| 420 | else |
| 421 | cdclk = 2; /* variable frequency */ |
Duncan Laurie | 356833d | 2013-07-09 15:40:27 -0700 | [diff] [blame] | 422 | |
Duncan Laurie | 356833d | 2013-07-09 15:40:27 -0700 | [diff] [blame] | 423 | if (gpu_is_ulx || cdclk != 0) |
| 424 | gtt_rmw(0x130040, 0xf7ffffff, 0x04000000); |
| 425 | else |
| 426 | gtt_rmw(0x130040, 0xf3ffffff, 0x00000000); |
| 427 | |
| 428 | /* More magic */ |
| 429 | if (haswell_is_ult() || gpu_is_ulx) { |
Duncan Laurie | 3106d0f | 2013-08-12 13:51:22 -0700 | [diff] [blame] | 430 | if (!gpu_is_ulx) |
Duncan Laurie | 356833d | 2013-07-09 15:40:27 -0700 | [diff] [blame] | 431 | gtt_write(0x138128, 0x00000000); |
| 432 | else |
| 433 | gtt_write(0x138128, 0x00000001); |
| 434 | gtt_write(0x13812c, 0x00000000); |
| 435 | gtt_write(0x138124, 0x80000017); |
| 436 | } |
| 437 | |
Duncan Laurie | c7f2ab7 | 2013-05-28 07:49:09 -0700 | [diff] [blame] | 438 | /* Disable Force Wake */ |
| 439 | gtt_write(0x0a188, 0x00010000); |
Edward O'Callaghan | 986e85c | 2014-10-29 12:15:34 +1100 | [diff] [blame] | 440 | gtt_poll(FORCEWAKE_ACK_HSW, 1 << 0, 0 << 0); |
Duncan Laurie | 356833d | 2013-07-09 15:40:27 -0700 | [diff] [blame] | 441 | gtt_write(0x0a188, 0x00000001); |
Duncan Laurie | c7f2ab7 | 2013-05-28 07:49:09 -0700 | [diff] [blame] | 442 | } |
| 443 | |
Patrick Rudolph | 89f3a60 | 2017-06-20 18:25:22 +0200 | [diff] [blame] | 444 | /* Enable SCI to ACPI _GPE._L06 */ |
| 445 | static void gma_enable_swsci(void) |
| 446 | { |
| 447 | u16 reg16; |
| 448 | |
Angel Pons | 1db5bc7 | 2020-01-15 00:49:03 +0100 | [diff] [blame] | 449 | /* Clear DMISCI status */ |
Patrick Rudolph | 89f3a60 | 2017-06-20 18:25:22 +0200 | [diff] [blame] | 450 | reg16 = inw(get_pmbase() + TCO1_STS); |
| 451 | reg16 &= DMISCI_STS; |
| 452 | outw(get_pmbase() + TCO1_STS, reg16); |
| 453 | |
Angel Pons | 1db5bc7 | 2020-01-15 00:49:03 +0100 | [diff] [blame] | 454 | /* Clear and enable ACPI TCO SCI */ |
Patrick Rudolph | 89f3a60 | 2017-06-20 18:25:22 +0200 | [diff] [blame] | 455 | enable_tco_sci(); |
| 456 | } |
| 457 | |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 458 | static void gma_func0_init(struct device *dev) |
| 459 | { |
Ronald G. Minnich | 4f78b18 | 2013-04-17 16:57:30 -0700 | [diff] [blame] | 460 | int lightup_ok = 0; |
Matt DeVillier | 6955b9c | 2017-04-16 01:42:44 -0500 | [diff] [blame] | 461 | |
Nico Huber | f2a0be2 | 2020-04-26 17:01:25 +0200 | [diff] [blame] | 462 | intel_gma_init_igd_opregion(); |
| 463 | |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 464 | /* Init graphics power management */ |
| 465 | gma_pm_init_pre_vbios(dev); |
| 466 | |
Matt DeVillier | 6955b9c | 2017-04-16 01:42:44 -0500 | [diff] [blame] | 467 | /* Pre panel init */ |
Duncan Laurie | c7f2ab7 | 2013-05-28 07:49:09 -0700 | [diff] [blame] | 468 | gma_setup_panel(dev); |
| 469 | |
Nico Huber | dd59762 | 2020-04-26 19:46:35 +0200 | [diff] [blame] | 470 | if (!CONFIG(NO_GFX_INIT)) |
| 471 | pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MASTER); |
| 472 | |
Arthur Heymans | e6c8f7e | 2018-08-09 11:31:51 +0200 | [diff] [blame] | 473 | int vga_disable = (pci_read_config16(dev, GGC) & 2) >> 1; |
| 474 | |
Julius Werner | cd49cce | 2019-03-05 16:53:33 -0800 | [diff] [blame] | 475 | if (CONFIG(MAINBOARD_USE_LIBGFXINIT)) { |
Arthur Heymans | e6c8f7e | 2018-08-09 11:31:51 +0200 | [diff] [blame] | 476 | if (vga_disable) { |
| 477 | printk(BIOS_INFO, |
| 478 | "IGD is not decoding legacy VGA MEM and IO: skipping NATIVE graphic init\n"); |
| 479 | } else { |
| 480 | printk(BIOS_SPEW, "NATIVE graphics, run native enable\n"); |
| 481 | gma_gfxinit(&lightup_ok); |
| 482 | gfx_set_init_done(1); |
| 483 | } |
Arthur Heymans | 23cda347 | 2016-12-18 16:03:52 +0100 | [diff] [blame] | 484 | } |
| 485 | |
Ronald G. Minnich | 4f78b18 | 2013-04-17 16:57:30 -0700 | [diff] [blame] | 486 | if (! lightup_ok) { |
| 487 | printk(BIOS_SPEW, "FUI did not run; using VBIOS\n"); |
Stefan Reinauer | f1aabec | 2014-01-22 15:16:30 -0800 | [diff] [blame] | 488 | mdelay(CONFIG_PRE_GRAPHICS_DELAY); |
Ronald G. Minnich | 4f78b18 | 2013-04-17 16:57:30 -0700 | [diff] [blame] | 489 | pci_dev_init(dev); |
| 490 | } |
| 491 | |
Matt DeVillier | 6955b9c | 2017-04-16 01:42:44 -0500 | [diff] [blame] | 492 | /* Post panel init */ |
Ronald G. Minnich | 4f78b18 | 2013-04-17 16:57:30 -0700 | [diff] [blame] | 493 | gma_pm_init_post_vbios(dev); |
Patrick Rudolph | 89f3a60 | 2017-06-20 18:25:22 +0200 | [diff] [blame] | 494 | |
| 495 | gma_enable_swsci(); |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 496 | } |
| 497 | |
Furquan Shaikh | 7536a39 | 2020-04-24 21:59:21 -0700 | [diff] [blame] | 498 | static void gma_generate_ssdt(const struct device *dev) |
Vladimir Serbinenko | dd2bc3f | 2014-10-31 09:16:31 +0100 | [diff] [blame] | 499 | { |
Matt DeVillier | 41c4eb5 | 2020-03-30 19:20:54 -0500 | [diff] [blame] | 500 | const struct northbridge_intel_haswell_config *chip = dev->chip_info; |
Vladimir Serbinenko | dd2bc3f | 2014-10-31 09:16:31 +0100 | [diff] [blame] | 501 | |
Matt DeVillier | 41c4eb5 | 2020-03-30 19:20:54 -0500 | [diff] [blame] | 502 | drivers_intel_gma_displays_ssdt_generate(&chip->gfx); |
Vladimir Serbinenko | dd2bc3f | 2014-10-31 09:16:31 +0100 | [diff] [blame] | 503 | } |
| 504 | |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 505 | static struct pci_operations gma_pci_ops = { |
Angel Pons | 1db5bc7 | 2020-01-15 00:49:03 +0100 | [diff] [blame] | 506 | .set_subsystem = pci_dev_set_subsystem, |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 507 | }; |
| 508 | |
| 509 | static struct device_operations gma_func0_ops = { |
Matt DeVillier | 41c4eb5 | 2020-03-30 19:20:54 -0500 | [diff] [blame] | 510 | .read_resources = pci_dev_read_resources, |
| 511 | .set_resources = pci_dev_set_resources, |
| 512 | .enable_resources = pci_dev_enable_resources, |
| 513 | .init = gma_func0_init, |
| 514 | .acpi_fill_ssdt = gma_generate_ssdt, |
Matt DeVillier | 41c4eb5 | 2020-03-30 19:20:54 -0500 | [diff] [blame] | 515 | .ops_pci = &gma_pci_ops, |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 516 | }; |
| 517 | |
Duncan Laurie | df7be71 | 2012-12-17 11:22:57 -0800 | [diff] [blame] | 518 | static const unsigned short pci_device_ids[] = { |
| 519 | 0x0402, /* Desktop GT1 */ |
| 520 | 0x0412, /* Desktop GT2 */ |
| 521 | 0x0422, /* Desktop GT3 */ |
| 522 | 0x0406, /* Mobile GT1 */ |
| 523 | 0x0416, /* Mobile GT2 */ |
| 524 | 0x0426, /* Mobile GT3 */ |
| 525 | 0x0d16, /* Mobile 4+3 GT1 */ |
| 526 | 0x0d26, /* Mobile 4+3 GT2 */ |
| 527 | 0x0d36, /* Mobile 4+3 GT3 */ |
| 528 | 0x0a06, /* ULT GT1 */ |
| 529 | 0x0a16, /* ULT GT2 */ |
| 530 | 0x0a26, /* ULT GT3 */ |
| 531 | 0, |
| 532 | }; |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 533 | |
| 534 | static const struct pci_driver pch_lpc __pci_driver = { |
Angel Pons | 1db5bc7 | 2020-01-15 00:49:03 +0100 | [diff] [blame] | 535 | .ops = &gma_func0_ops, |
| 536 | .vendor = PCI_VENDOR_ID_INTEL, |
Aaron Durbin | 76c3700 | 2012-10-30 09:03:43 -0500 | [diff] [blame] | 537 | .devices = pci_device_ids, |
| 538 | }; |