blob: 607fab76028c2938e5e2543b63a989ad791dc7c5 [file] [log] [blame]
Aaron Durbin76c37002012-10-30 09:03:43 -05001/*
2 * This file is part of the coreboot project.
3 *
Ronald G. Minnich4f78b182013-04-17 16:57:30 -07004 * Copyright 2012 Google Inc.
Aaron Durbin76c37002012-10-30 09:03:43 -05005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Aaron Durbin76c37002012-10-30 09:03:43 -050014 */
15
16#include <arch/io.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +020017#include <device/mmio.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020018#include <device/pci_ops.h>
Matt DeVillier7c789702017-06-16 23:36:46 -050019#include <cbmem.h>
Aaron Durbin76c37002012-10-30 09:03:43 -050020#include <console/console.h>
Kyösti Mälkkiab56b3b2013-11-28 16:44:51 +020021#include <bootmode.h>
Aaron Durbin76c37002012-10-30 09:03:43 -050022#include <delay.h>
23#include <device/device.h>
24#include <device/pci.h>
25#include <device/pci_ids.h>
Ronald G. Minnich5bcca7e2013-06-25 15:56:46 -070026#include <drivers/intel/gma/i915_reg.h>
Furquan Shaikh77f48cd2013-08-19 10:16:50 -070027#include <drivers/intel/gma/i915.h>
Nico Huber18228162017-06-08 16:31:57 +020028#include <drivers/intel/gma/libgfxinit.h>
Duncan Laurie356833d2013-07-09 15:40:27 -070029#include <cpu/intel/haswell/haswell.h>
Matt DeVillierebe08e02017-07-14 13:28:42 -050030#include <drivers/intel/gma/opregion.h>
Matt DeVillier7c789702017-06-16 23:36:46 -050031#include <southbridge/intel/lynxpoint/nvs.h>
Furquan Shaikh77f48cd2013-08-19 10:16:50 -070032#include <stdlib.h>
Ronald G. Minnich9518b562013-09-19 16:45:22 -070033#include <string.h>
Elyes HAOUAS51401c32019-05-15 21:09:30 +020034#include <types.h>
Aaron Durbin76c37002012-10-30 09:03:43 -050035
36#include "chip.h"
37#include "haswell.h"
38
Julius Wernercd49cce2019-03-05 16:53:33 -080039#if CONFIG(CHROMEOS)
Furquan Shaikhcb61ea72013-08-15 15:23:58 -070040#include <vendorcode/google/chromeos/chromeos.h>
41#endif
42
Duncan Laurie356833d2013-07-09 15:40:27 -070043struct gt_reg {
44 u32 reg;
45 u32 andmask;
46 u32 ormask;
47};
48
49static const struct gt_reg haswell_gt_setup[] = {
50 /* Enable Counters */
51 { 0x0a248, 0x00000000, 0x00000016 },
52 { 0x0a000, 0x00000000, 0x00070020 },
53 { 0x0a180, 0xff3fffff, 0x15000000 },
54 /* Enable DOP Clock Gating */
55 { 0x09424, 0x00000000, 0x000003fd },
56 /* Enable Unit Level Clock Gating */
57 { 0x09400, 0x00000000, 0x00000080 },
58 { 0x09404, 0x00000000, 0x40401000 },
59 { 0x09408, 0x00000000, 0x00000000 },
60 { 0x0940c, 0x00000000, 0x02000001 },
61 { 0x0a008, 0x00000000, 0x08000000 },
62 /* Wake Rate Limits */
63 { 0x0a090, 0xffffffff, 0x00000000 },
64 { 0x0a098, 0xffffffff, 0x03e80000 },
65 { 0x0a09c, 0xffffffff, 0x00280000 },
66 { 0x0a0a8, 0xffffffff, 0x0001e848 },
67 { 0x0a0ac, 0xffffffff, 0x00000019 },
68 /* Render/Video/Blitter Idle Max Count */
69 { 0x02054, 0x00000000, 0x0000000a },
70 { 0x12054, 0x00000000, 0x0000000a },
71 { 0x22054, 0x00000000, 0x0000000a },
72 /* RC Sleep / RCx Thresholds */
73 { 0x0a0b0, 0xffffffff, 0x00000000 },
74 { 0x0a0b4, 0xffffffff, 0x000003e8 },
75 { 0x0a0b8, 0xffffffff, 0x0000c350 },
76 /* RP Settings */
77 { 0x0a010, 0xffffffff, 0x000f4240 },
78 { 0x0a014, 0xffffffff, 0x12060000 },
79 { 0x0a02c, 0xffffffff, 0x0000e808 },
80 { 0x0a030, 0xffffffff, 0x0003bd08 },
81 { 0x0a068, 0xffffffff, 0x000101d0 },
82 { 0x0a06c, 0xffffffff, 0x00055730 },
83 { 0x0a070, 0xffffffff, 0x0000000a },
84 /* RP Control */
85 { 0x0a024, 0x00000000, 0x00000b92 },
86 /* HW RC6 Control */
87 { 0x0a090, 0x00000000, 0x88040000 },
88 /* Video Frequency Request */
89 { 0x0a00c, 0x00000000, 0x08000000 },
90 { 0 },
91};
92
93static const struct gt_reg haswell_gt_lock[] = {
94 { 0x0a248, 0xffffffff, 0x80000000 },
95 { 0x0a004, 0xffffffff, 0x00000010 },
96 { 0x0a080, 0xffffffff, 0x00000004 },
97 { 0x0a180, 0xffffffff, 0x80000000 },
98 { 0 },
99};
100
Aaron Durbin76c37002012-10-30 09:03:43 -0500101/* some vga option roms are used for several chipsets but they only have one
102 * PCI ID in their header. If we encounter such an option rom, we need to do
Martin Roth128c1042016-11-18 09:29:03 -0700103 * the mapping ourselves
Aaron Durbin76c37002012-10-30 09:03:43 -0500104 */
105
106u32 map_oprom_vendev(u32 vendev)
107{
Elyes HAOUAS69d658f2016-09-17 20:32:07 +0200108 u32 new_vendev = vendev;
Aaron Durbin76c37002012-10-30 09:03:43 -0500109
110 switch (vendev) {
Aaron Durbin71161292012-12-13 16:43:32 -0600111 case 0x80860402: /* GT1 Desktop */
112 case 0x80860406: /* GT1 Mobile */
113 case 0x8086040a: /* GT1 Server */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800114 case 0x80860a06: /* GT1 ULT */
Aaron Durbin71161292012-12-13 16:43:32 -0600115
116 case 0x80860412: /* GT2 Desktop */
117 case 0x80860416: /* GT2 Mobile */
118 case 0x8086041a: /* GT2 Server */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800119 case 0x80860a16: /* GT2 ULT */
Aaron Durbin71161292012-12-13 16:43:32 -0600120
121 case 0x80860422: /* GT3 Desktop */
122 case 0x80860426: /* GT3 Mobile */
123 case 0x8086042a: /* GT3 Server */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800124 case 0x80860a26: /* GT3 ULT */
Aaron Durbin71161292012-12-13 16:43:32 -0600125
Elyes HAOUAS69d658f2016-09-17 20:32:07 +0200126 new_vendev = 0x80860406; /* GT1 Mobile */
Aaron Durbin76c37002012-10-30 09:03:43 -0500127 break;
128 }
129
130 return new_vendev;
131}
132
Ronald G. Minnich4c8465c2013-09-30 15:57:21 -0700133/* GTT is the Global Translation Table for the graphics pipeline.
134 * It is used to translate graphics addresses to physical
135 * memory addresses. As in the CPU, GTTs map 4K pages.
136 * The setgtt function adds a further bit of flexibility:
137 * it allows you to set a range (the first two parameters) to point
138 * to a physical address (third parameter);the physical address is
139 * incremented by a count (fourth parameter) for each GTT in the
140 * range.
141 * Why do it this way? For ultrafast startup,
142 * we can point all the GTT entries to point to one page,
143 * and set that page to 0s:
144 * memset(physbase, 0, 4096);
145 * setgtt(0, 4250, physbase, 0);
146 * this takes about 2 ms, and is a win because zeroing
147 * the page takes a up to 200 ms.
148 * This call sets the GTT to point to a linear range of pages
149 * starting at physbase.
150 */
151
152#define GTT_PTE_BASE (2 << 20)
153
154void
155set_translation_table(int start, int end, u64 base, int inc)
156{
157 int i;
158
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200159 for (i = start; i < end; i++){
Ronald G. Minnich4c8465c2013-09-30 15:57:21 -0700160 u64 physical_address = base + i*inc;
161 /* swizzle the 32:39 bits to 4:11 */
162 u32 word = physical_address | ((physical_address >> 28) & 0xff0) | 1;
163 /* note: we've confirmed by checking
164 * the values that mrc does no
165 * useful setup before we run this.
166 */
167 gtt_write(GTT_PTE_BASE + i * 4, word);
168 gtt_read(GTT_PTE_BASE + i * 4);
169 }
170}
171
Aaron Durbin76c37002012-10-30 09:03:43 -0500172static struct resource *gtt_res = NULL;
173
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700174u32 gtt_read(u32 reg)
Aaron Durbin76c37002012-10-30 09:03:43 -0500175{
Ronald G. Minnich9518b562013-09-19 16:45:22 -0700176 u32 val;
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800177 val = read32(res2mmio(gtt_res, reg, 0));
Ronald G. Minnich9518b562013-09-19 16:45:22 -0700178 return val;
179
Aaron Durbin76c37002012-10-30 09:03:43 -0500180}
181
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700182void gtt_write(u32 reg, u32 data)
Aaron Durbin76c37002012-10-30 09:03:43 -0500183{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800184 write32(res2mmio(gtt_res, reg, 0), data);
Aaron Durbin76c37002012-10-30 09:03:43 -0500185}
186
Duncan Laurie356833d2013-07-09 15:40:27 -0700187static inline void gtt_rmw(u32 reg, u32 andmask, u32 ormask)
188{
189 u32 val = gtt_read(reg);
190 val &= andmask;
191 val |= ormask;
192 gtt_write(reg, val);
193}
194
195static inline void gtt_write_regs(const struct gt_reg *gt)
196{
197 for (; gt && gt->reg; gt++) {
198 if (gt->andmask)
199 gtt_rmw(gt->reg, gt->andmask, gt->ormask);
200 else
201 gtt_write(gt->reg, gt->ormask);
202 }
203}
204
Aaron Durbin76c37002012-10-30 09:03:43 -0500205#define GTT_RETRY 1000
Ronald G. Minnich9518b562013-09-19 16:45:22 -0700206int gtt_poll(u32 reg, u32 mask, u32 value)
Aaron Durbin76c37002012-10-30 09:03:43 -0500207{
208 unsigned try = GTT_RETRY;
209 u32 data;
210
211 while (try--) {
212 data = gtt_read(reg);
213 if ((data & mask) == value)
214 return 1;
215 udelay(10);
216 }
217
218 printk(BIOS_ERR, "GT init timeout\n");
219 return 0;
220}
221
Patrick Rudolph19c2ad82017-06-30 14:52:01 +0200222uintptr_t gma_get_gnvs_aslb(const void *gnvs)
223{
224 const global_nvs_t *gnvs_ptr = gnvs;
225 return (uintptr_t)(gnvs_ptr ? gnvs_ptr->aslb : 0);
226}
227
228void gma_set_gnvs_aslb(void *gnvs, uintptr_t aslb)
229{
230 global_nvs_t *gnvs_ptr = gnvs;
231 if (gnvs_ptr)
232 gnvs_ptr->aslb = aslb;
233}
234
Ronald G. Minnich5bcca7e2013-06-25 15:56:46 -0700235static void power_well_enable(void)
236{
237 gtt_write(HSW_PWR_WELL_CTL1, HSW_PWR_WELL_ENABLE);
238 gtt_poll(HSW_PWR_WELL_CTL1, HSW_PWR_WELL_STATE, HSW_PWR_WELL_STATE);
Matt DeVillier6955b9c2017-04-16 01:42:44 -0500239
Ronald G. Minnich9518b562013-09-19 16:45:22 -0700240 /* In the native graphics case, we've got about 20 ms.
Jonathan Neuschäfer45e6c822018-12-11 17:53:07 +0100241 * after we power up the AUX channel until we can talk to it.
Ronald G. Minnich9518b562013-09-19 16:45:22 -0700242 * So get that going right now. We can't turn on the panel, yet, just VDD.
243 */
Julius Wernercd49cce2019-03-05 16:53:33 -0800244 if (CONFIG(MAINBOARD_DO_NATIVE_VGA_INIT)) {
Matt DeVillier6955b9c2017-04-16 01:42:44 -0500245 gtt_write(PCH_PP_CONTROL, PCH_PP_UNLOCK| EDP_FORCE_VDD | PANEL_POWER_RESET);
246 }
Ronald G. Minnich5bcca7e2013-06-25 15:56:46 -0700247}
248
Aaron Durbin76c37002012-10-30 09:03:43 -0500249static void gma_pm_init_pre_vbios(struct device *dev)
250{
Aaron Durbin76c37002012-10-30 09:03:43 -0500251 printk(BIOS_DEBUG, "GT Power Management Init\n");
252
253 gtt_res = find_resource(dev, PCI_BASE_ADDRESS_0);
254 if (!gtt_res || !gtt_res->base)
255 return;
256
Ronald G. Minnich5bcca7e2013-06-25 15:56:46 -0700257 power_well_enable();
258
Duncan Laurie67113e92013-01-10 13:23:04 -0800259 /*
260 * Enable RC6
261 */
Aaron Durbin76c37002012-10-30 09:03:43 -0500262
Duncan Laurie67113e92013-01-10 13:23:04 -0800263 /* Enable Force Wake */
264 gtt_write(0x0a180, 1 << 5);
265 gtt_write(0x0a188, 0x00010001);
Edward O'Callaghan986e85c2014-10-29 12:15:34 +1100266 gtt_poll(FORCEWAKE_ACK_HSW, 1 << 0, 1 << 0);
Aaron Durbin76c37002012-10-30 09:03:43 -0500267
Duncan Laurie356833d2013-07-09 15:40:27 -0700268 /* GT Settings */
269 gtt_write_regs(haswell_gt_setup);
Aaron Durbin76c37002012-10-30 09:03:43 -0500270
Duncan Laurie356833d2013-07-09 15:40:27 -0700271 /* Wait for Mailbox Ready */
Ryan Salsamendifa0725d2017-06-30 17:29:37 -0700272 gtt_poll(0x138124, (1UL << 31), (0UL << 31));
Duncan Laurie356833d2013-07-09 15:40:27 -0700273 /* Mailbox Data - RC6 VIDS */
274 gtt_write(0x138128, 0x00000000);
275 /* Mailbox Command */
276 gtt_write(0x138124, 0x80000004);
277 /* Wait for Mailbox Ready */
Ryan Salsamendifa0725d2017-06-30 17:29:37 -0700278 gtt_poll(0x138124, (1UL << 31), (0UL << 31));
Aaron Durbin76c37002012-10-30 09:03:43 -0500279
Duncan Laurie356833d2013-07-09 15:40:27 -0700280 /* Enable PM Interrupts */
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700281 gtt_write(GEN6_PMIER, GEN6_PM_MBOX_EVENT | GEN6_PM_THERMAL_EVENT |
282 GEN6_PM_RP_DOWN_TIMEOUT | GEN6_PM_RP_UP_THRESHOLD |
283 GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_UP_EI_EXPIRED |
284 GEN6_PM_RP_DOWN_EI_EXPIRED);
Aaron Durbin76c37002012-10-30 09:03:43 -0500285
Duncan Laurie67113e92013-01-10 13:23:04 -0800286 /* Enable RC6 in idle */
287 gtt_write(0x0a094, 0x00040000);
Duncan Laurie356833d2013-07-09 15:40:27 -0700288
289 /* PM Lock Settings */
290 gtt_write_regs(haswell_gt_lock);
Aaron Durbin76c37002012-10-30 09:03:43 -0500291}
292
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700293static void init_display_planes(void)
294{
295 int pipe, plane;
296
297 /* Disable cursor mode */
298 for (pipe = PIPE_A; pipe <= PIPE_C; pipe++) {
299 gtt_write(CURCNTR_IVB(pipe), CURSOR_MODE_DISABLE);
300 gtt_write(CURBASE_IVB(pipe), 0x00000000);
301 }
302
303 /* Disable primary plane and set surface base address*/
304 for (plane = PLANE_A; plane <= PLANE_C; plane++) {
305 gtt_write(DSPCNTR(plane), DISPLAY_PLANE_DISABLE);
306 gtt_write(DSPSURF(plane), 0x00000000);
307 }
308
309 /* Disable VGA display */
310 gtt_write(CPU_VGACNTRL, CPU_VGA_DISABLE);
311}
312
Duncan Lauriec7f2ab72013-05-28 07:49:09 -0700313static void gma_setup_panel(struct device *dev)
Aaron Durbin76c37002012-10-30 09:03:43 -0500314{
315 struct northbridge_intel_haswell_config *conf = dev->chip_info;
316 u32 reg32;
317
318 printk(BIOS_DEBUG, "GT Power Management Init (post VBIOS)\n");
319
Aaron Durbin76c37002012-10-30 09:03:43 -0500320 /* Setup Digital Port Hotplug */
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700321 reg32 = gtt_read(PCH_PORT_HOTPLUG);
Aaron Durbin76c37002012-10-30 09:03:43 -0500322 if (!reg32) {
323 reg32 = (conf->gpu_dp_b_hotplug & 0x7) << 2;
324 reg32 |= (conf->gpu_dp_c_hotplug & 0x7) << 10;
325 reg32 |= (conf->gpu_dp_d_hotplug & 0x7) << 18;
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700326 gtt_write(PCH_PORT_HOTPLUG, reg32);
Aaron Durbin76c37002012-10-30 09:03:43 -0500327 }
328
329 /* Setup Panel Power On Delays */
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700330 reg32 = gtt_read(PCH_PP_ON_DELAYS);
Aaron Durbin76c37002012-10-30 09:03:43 -0500331 if (!reg32) {
332 reg32 = (conf->gpu_panel_port_select & 0x3) << 30;
333 reg32 |= (conf->gpu_panel_power_up_delay & 0x1fff) << 16;
334 reg32 |= (conf->gpu_panel_power_backlight_on_delay & 0x1fff);
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700335 gtt_write(PCH_PP_ON_DELAYS, reg32);
Aaron Durbin76c37002012-10-30 09:03:43 -0500336 }
337
338 /* Setup Panel Power Off Delays */
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700339 reg32 = gtt_read(PCH_PP_OFF_DELAYS);
Aaron Durbin76c37002012-10-30 09:03:43 -0500340 if (!reg32) {
341 reg32 = (conf->gpu_panel_power_down_delay & 0x1fff) << 16;
342 reg32 |= (conf->gpu_panel_power_backlight_off_delay & 0x1fff);
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700343 gtt_write(PCH_PP_OFF_DELAYS, reg32);
Aaron Durbin76c37002012-10-30 09:03:43 -0500344 }
345
346 /* Setup Panel Power Cycle Delay */
347 if (conf->gpu_panel_power_cycle_delay) {
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700348 reg32 = gtt_read(PCH_PP_DIVISOR);
Aaron Durbin76c37002012-10-30 09:03:43 -0500349 reg32 &= ~0xff;
350 reg32 |= conf->gpu_panel_power_cycle_delay & 0xff;
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700351 gtt_write(PCH_PP_DIVISOR, reg32);
Aaron Durbin76c37002012-10-30 09:03:43 -0500352 }
353
354 /* Enable Backlight if needed */
355 if (conf->gpu_cpu_backlight) {
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700356 gtt_write(BLC_PWM_CPU_CTL2, BLC_PWM2_ENABLE);
357 gtt_write(BLC_PWM_CPU_CTL, conf->gpu_cpu_backlight);
Aaron Durbin76c37002012-10-30 09:03:43 -0500358 }
359 if (conf->gpu_pch_backlight) {
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700360 gtt_write(BLC_PWM_PCH_CTL1, BLM_PCH_PWM_ENABLE);
361 gtt_write(BLC_PWM_PCH_CTL2, conf->gpu_pch_backlight);
Aaron Durbin76c37002012-10-30 09:03:43 -0500362 }
Ronald G. Minnich5bcca7e2013-06-25 15:56:46 -0700363
364 /* Get display,pipeline,and DDI registers into a basic sane state */
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700365 power_well_enable();
366
367 init_display_planes();
368
369 /* DDI-A params set:
370 bit 0: Display detected (RO)
371 bit 4: DDI A supports 4 lanes and DDI E is not used
372 bit 7: DDI buffer is idle
373 */
Tristan Corrick1a73eb02018-10-31 02:27:29 +1300374 reg32 = DDI_BUF_IS_IDLE | DDI_INIT_DISPLAY_DETECTED;
375 if (!conf->gpu_ddi_e_connected)
376 reg32 |= DDI_A_4_LANES;
377 gtt_write(DDI_BUF_CTL_A, reg32);
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700378
379 /* Set FDI registers - is this required? */
Ronald G. Minnich5bcca7e2013-06-25 15:56:46 -0700380 gtt_write(_FDI_RXA_MISC, 0x00200090);
381 gtt_write(_FDI_RXA_MISC, 0x0a000000);
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700382
383 /* Enable the handshake with PCH display when processing reset */
384 gtt_write(NDE_RSTWRN_OPT, RST_PCH_HNDSHK_EN);
385
386 /* undocumented */
Ronald G. Minnich5bcca7e2013-06-25 15:56:46 -0700387 gtt_write(0x42090, 0x04000000);
Ronald G. Minnich5bcca7e2013-06-25 15:56:46 -0700388 gtt_write(0x9840, 0x00000000);
389 gtt_write(0x42090, 0xa4000000);
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700390
391 gtt_write(SOUTH_DSPCLK_GATE_D, PCH_LP_PARTITION_LEVEL_DISABLE);
392
393 /* undocumented */
Ronald G. Minnich5bcca7e2013-06-25 15:56:46 -0700394 gtt_write(0x42080, 0x00004000);
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700395
396 /* Prepare DDI buffers for DP and FDI */
397 intel_prepare_ddi();
398
399 /* Hot plug detect buffer enabled for port A */
400 gtt_write(DIGITAL_PORT_HOTPLUG_CNTRL, DIGITAL_PORTA_HOTPLUG_ENABLE);
401
402 /* Enable HPD buffer for digital port D and B */
403 gtt_write(PCH_PORT_HOTPLUG, PORTD_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE);
404
405 /* Bits 4:0 - Power cycle delay (default 0x6 --> 500ms)
406 Bits 31:8 - Reference divider (0x0004af ----> 24MHz)
407 */
Ronald G. Minnich5bcca7e2013-06-25 15:56:46 -0700408 gtt_write(PCH_PP_DIVISOR, 0x0004af06);
Aaron Durbin76c37002012-10-30 09:03:43 -0500409}
410
Duncan Lauriec7f2ab72013-05-28 07:49:09 -0700411static void gma_pm_init_post_vbios(struct device *dev)
412{
Duncan Laurie356833d2013-07-09 15:40:27 -0700413 int cdclk = 0;
414 int devid = pci_read_config16(dev, PCI_DEVICE_ID);
415 int gpu_is_ulx = 0;
416
417 if (devid == 0x0a0e || devid == 0x0a1e)
418 gpu_is_ulx = 1;
419
420 /* CD Frequency */
Duncan Laurie3106d0f2013-08-12 13:51:22 -0700421 if ((gtt_read(0x42014) & 0x1000000) || gpu_is_ulx || haswell_is_ult())
422 cdclk = 0; /* fixed frequency */
423 else
424 cdclk = 2; /* variable frequency */
Duncan Laurie356833d2013-07-09 15:40:27 -0700425
Duncan Laurie356833d2013-07-09 15:40:27 -0700426 if (gpu_is_ulx || cdclk != 0)
427 gtt_rmw(0x130040, 0xf7ffffff, 0x04000000);
428 else
429 gtt_rmw(0x130040, 0xf3ffffff, 0x00000000);
430
431 /* More magic */
432 if (haswell_is_ult() || gpu_is_ulx) {
Duncan Laurie3106d0f2013-08-12 13:51:22 -0700433 if (!gpu_is_ulx)
Duncan Laurie356833d2013-07-09 15:40:27 -0700434 gtt_write(0x138128, 0x00000000);
435 else
436 gtt_write(0x138128, 0x00000001);
437 gtt_write(0x13812c, 0x00000000);
438 gtt_write(0x138124, 0x80000017);
439 }
440
Duncan Lauriec7f2ab72013-05-28 07:49:09 -0700441 /* Disable Force Wake */
442 gtt_write(0x0a188, 0x00010000);
Edward O'Callaghan986e85c2014-10-29 12:15:34 +1100443 gtt_poll(FORCEWAKE_ACK_HSW, 1 << 0, 0 << 0);
Duncan Laurie356833d2013-07-09 15:40:27 -0700444 gtt_write(0x0a188, 0x00000001);
Duncan Lauriec7f2ab72013-05-28 07:49:09 -0700445}
446
Patrick Rudolph89f3a602017-06-20 18:25:22 +0200447/* Enable SCI to ACPI _GPE._L06 */
448static void gma_enable_swsci(void)
449{
450 u16 reg16;
451
452 /* clear DMISCI status */
453 reg16 = inw(get_pmbase() + TCO1_STS);
454 reg16 &= DMISCI_STS;
455 outw(get_pmbase() + TCO1_STS, reg16);
456
457 /* clear and enable ACPI TCO SCI */
458 enable_tco_sci();
459}
460
Aaron Durbin76c37002012-10-30 09:03:43 -0500461static void gma_func0_init(struct device *dev)
462{
Ronald G. Minnich4f78b182013-04-17 16:57:30 -0700463 int lightup_ok = 0;
Aaron Durbin76c37002012-10-30 09:03:43 -0500464 u32 reg32;
Matt DeVillier6955b9c2017-04-16 01:42:44 -0500465
Aaron Durbin76c37002012-10-30 09:03:43 -0500466 /* IGD needs to be Bus Master */
467 reg32 = pci_read_config32(dev, PCI_COMMAND);
468 reg32 |= PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY | PCI_COMMAND_IO;
469 pci_write_config32(dev, PCI_COMMAND, reg32);
470
471 /* Init graphics power management */
472 gma_pm_init_pre_vbios(dev);
473
Matt DeVillier6955b9c2017-04-16 01:42:44 -0500474 /* Pre panel init */
Duncan Lauriec7f2ab72013-05-28 07:49:09 -0700475 gma_setup_panel(dev);
476
Arthur Heymanse6c8f7e2018-08-09 11:31:51 +0200477 int vga_disable = (pci_read_config16(dev, GGC) & 2) >> 1;
478
Julius Wernercd49cce2019-03-05 16:53:33 -0800479 if (CONFIG(MAINBOARD_USE_LIBGFXINIT)) {
Arthur Heymanse6c8f7e2018-08-09 11:31:51 +0200480 if (vga_disable) {
481 printk(BIOS_INFO,
482 "IGD is not decoding legacy VGA MEM and IO: skipping NATIVE graphic init\n");
483 } else {
484 printk(BIOS_SPEW, "NATIVE graphics, run native enable\n");
485 gma_gfxinit(&lightup_ok);
486 gfx_set_init_done(1);
487 }
Arthur Heymans23cda3472016-12-18 16:03:52 +0100488 }
489
Ronald G. Minnich4f78b182013-04-17 16:57:30 -0700490 if (! lightup_ok) {
491 printk(BIOS_SPEW, "FUI did not run; using VBIOS\n");
Stefan Reinauerf1aabec2014-01-22 15:16:30 -0800492 mdelay(CONFIG_PRE_GRAPHICS_DELAY);
Ronald G. Minnich4f78b182013-04-17 16:57:30 -0700493 pci_dev_init(dev);
494 }
495
Matt DeVillier6955b9c2017-04-16 01:42:44 -0500496 /* Post panel init */
Ronald G. Minnich4f78b182013-04-17 16:57:30 -0700497 gma_pm_init_post_vbios(dev);
Patrick Rudolph89f3a602017-06-20 18:25:22 +0200498
499 gma_enable_swsci();
500 intel_gma_restore_opregion();
Aaron Durbin76c37002012-10-30 09:03:43 -0500501}
502
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100503const struct i915_gpu_controller_info *
504intel_gma_get_controller_info(void)
505{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300506 struct device *dev = pcidev_on_root(0x2, 0);
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100507 if (!dev) {
508 return NULL;
509 }
510 struct northbridge_intel_haswell_config *chip = dev->chip_info;
511 return &chip->gfx;
512}
513
Elyes HAOUAS77f7a6e2018-05-09 17:47:59 +0200514static void gma_ssdt(struct device *device)
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100515{
516 const struct i915_gpu_controller_info *gfx = intel_gma_get_controller_info();
517 if (!gfx) {
518 return;
519 }
520
521 drivers_intel_gma_displays_ssdt_generate(gfx);
522}
523
Patrick Rudolphee14ccc2017-05-20 11:46:06 +0200524static unsigned long
Elyes HAOUAS77f7a6e2018-05-09 17:47:59 +0200525gma_write_acpi_tables(struct device *const dev, unsigned long current,
Patrick Rudolphee14ccc2017-05-20 11:46:06 +0200526 struct acpi_rsdp *const rsdp)
527{
528 igd_opregion_t *opregion = (igd_opregion_t *)current;
Matt DeVillier7c789702017-06-16 23:36:46 -0500529 global_nvs_t *gnvs;
Patrick Rudolphee14ccc2017-05-20 11:46:06 +0200530
Matt DeVillierebe08e02017-07-14 13:28:42 -0500531 if (intel_gma_init_igd_opregion(opregion) != CB_SUCCESS)
Patrick Rudolphee14ccc2017-05-20 11:46:06 +0200532 return current;
533
534 current += sizeof(igd_opregion_t);
535
Matt DeVillier7c789702017-06-16 23:36:46 -0500536 /* GNVS has been already set up */
537 gnvs = cbmem_find(CBMEM_ID_ACPI_GNVS);
538 if (gnvs) {
539 /* IGD OpRegion Base Address */
Patrick Rudolph19c2ad82017-06-30 14:52:01 +0200540 gma_set_gnvs_aslb(gnvs, (uintptr_t)opregion);
Matt DeVillier7c789702017-06-16 23:36:46 -0500541 } else {
542 printk(BIOS_ERR, "Error: GNVS table not found.\n");
543 }
544
Patrick Rudolphee14ccc2017-05-20 11:46:06 +0200545 current = acpi_align_current(current);
546 return current;
547}
548
Aaron Durbin76c37002012-10-30 09:03:43 -0500549static struct pci_operations gma_pci_ops = {
Subrata Banik4a0f0712019-03-20 14:29:47 +0530550 .set_subsystem = pci_dev_set_subsystem,
Aaron Durbin76c37002012-10-30 09:03:43 -0500551};
552
553static struct device_operations gma_func0_ops = {
Vladimir Serbinenko30fe6122014-02-05 23:25:28 +0100554 .read_resources = pci_dev_read_resources,
Aaron Durbin76c37002012-10-30 09:03:43 -0500555 .set_resources = pci_dev_set_resources,
556 .enable_resources = pci_dev_enable_resources,
557 .init = gma_func0_init,
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100558 .acpi_fill_ssdt_generator = gma_ssdt,
Aaron Durbin76c37002012-10-30 09:03:43 -0500559 .scan_bus = 0,
560 .enable = 0,
561 .ops_pci = &gma_pci_ops,
Patrick Rudolphee14ccc2017-05-20 11:46:06 +0200562 .write_acpi_tables = gma_write_acpi_tables,
Aaron Durbin76c37002012-10-30 09:03:43 -0500563};
564
Duncan Lauriedf7be712012-12-17 11:22:57 -0800565static const unsigned short pci_device_ids[] = {
566 0x0402, /* Desktop GT1 */
567 0x0412, /* Desktop GT2 */
568 0x0422, /* Desktop GT3 */
569 0x0406, /* Mobile GT1 */
570 0x0416, /* Mobile GT2 */
571 0x0426, /* Mobile GT3 */
572 0x0d16, /* Mobile 4+3 GT1 */
573 0x0d26, /* Mobile 4+3 GT2 */
574 0x0d36, /* Mobile 4+3 GT3 */
575 0x0a06, /* ULT GT1 */
576 0x0a16, /* ULT GT2 */
577 0x0a26, /* ULT GT3 */
578 0,
579};
Aaron Durbin76c37002012-10-30 09:03:43 -0500580
581static const struct pci_driver pch_lpc __pci_driver = {
582 .ops = &gma_func0_ops,
583 .vendor = PCI_VENDOR_ID_INTEL,
584 .devices = pci_device_ids,
585};