blob: 9096d8cf9acd93658c2d433487f751a43ea85666 [file] [log] [blame]
Aaron Durbin76c37002012-10-30 09:03:43 -05001/*
2 * This file is part of the coreboot project.
3 *
Ronald G. Minnich4f78b182013-04-17 16:57:30 -07004 * Copyright 2012 Google Inc.
Aaron Durbin76c37002012-10-30 09:03:43 -05005 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Aaron Durbin76c37002012-10-30 09:03:43 -050014 */
15
16#include <arch/io.h>
17#include <console/console.h>
Kyösti Mälkkiab56b3b2013-11-28 16:44:51 +020018#include <bootmode.h>
Aaron Durbin76c37002012-10-30 09:03:43 -050019#include <delay.h>
20#include <device/device.h>
21#include <device/pci.h>
22#include <device/pci_ids.h>
Ronald G. Minnich5bcca7e2013-06-25 15:56:46 -070023#include <drivers/intel/gma/i915_reg.h>
Furquan Shaikh77f48cd2013-08-19 10:16:50 -070024#include <drivers/intel/gma/i915.h>
Duncan Laurie356833d2013-07-09 15:40:27 -070025#include <cpu/intel/haswell/haswell.h>
Furquan Shaikh77f48cd2013-08-19 10:16:50 -070026#include <stdlib.h>
Ronald G. Minnich9518b562013-09-19 16:45:22 -070027#include <string.h>
Aaron Durbin76c37002012-10-30 09:03:43 -050028
29#include "chip.h"
30#include "haswell.h"
31
Furquan Shaikhcb61ea72013-08-15 15:23:58 -070032#if CONFIG_CHROMEOS
33#include <vendorcode/google/chromeos/chromeos.h>
34#endif
35
Duncan Laurie356833d2013-07-09 15:40:27 -070036struct gt_reg {
37 u32 reg;
38 u32 andmask;
39 u32 ormask;
40};
41
42static const struct gt_reg haswell_gt_setup[] = {
43 /* Enable Counters */
44 { 0x0a248, 0x00000000, 0x00000016 },
45 { 0x0a000, 0x00000000, 0x00070020 },
46 { 0x0a180, 0xff3fffff, 0x15000000 },
47 /* Enable DOP Clock Gating */
48 { 0x09424, 0x00000000, 0x000003fd },
49 /* Enable Unit Level Clock Gating */
50 { 0x09400, 0x00000000, 0x00000080 },
51 { 0x09404, 0x00000000, 0x40401000 },
52 { 0x09408, 0x00000000, 0x00000000 },
53 { 0x0940c, 0x00000000, 0x02000001 },
54 { 0x0a008, 0x00000000, 0x08000000 },
55 /* Wake Rate Limits */
56 { 0x0a090, 0xffffffff, 0x00000000 },
57 { 0x0a098, 0xffffffff, 0x03e80000 },
58 { 0x0a09c, 0xffffffff, 0x00280000 },
59 { 0x0a0a8, 0xffffffff, 0x0001e848 },
60 { 0x0a0ac, 0xffffffff, 0x00000019 },
61 /* Render/Video/Blitter Idle Max Count */
62 { 0x02054, 0x00000000, 0x0000000a },
63 { 0x12054, 0x00000000, 0x0000000a },
64 { 0x22054, 0x00000000, 0x0000000a },
65 /* RC Sleep / RCx Thresholds */
66 { 0x0a0b0, 0xffffffff, 0x00000000 },
67 { 0x0a0b4, 0xffffffff, 0x000003e8 },
68 { 0x0a0b8, 0xffffffff, 0x0000c350 },
69 /* RP Settings */
70 { 0x0a010, 0xffffffff, 0x000f4240 },
71 { 0x0a014, 0xffffffff, 0x12060000 },
72 { 0x0a02c, 0xffffffff, 0x0000e808 },
73 { 0x0a030, 0xffffffff, 0x0003bd08 },
74 { 0x0a068, 0xffffffff, 0x000101d0 },
75 { 0x0a06c, 0xffffffff, 0x00055730 },
76 { 0x0a070, 0xffffffff, 0x0000000a },
77 /* RP Control */
78 { 0x0a024, 0x00000000, 0x00000b92 },
79 /* HW RC6 Control */
80 { 0x0a090, 0x00000000, 0x88040000 },
81 /* Video Frequency Request */
82 { 0x0a00c, 0x00000000, 0x08000000 },
83 { 0 },
84};
85
86static const struct gt_reg haswell_gt_lock[] = {
87 { 0x0a248, 0xffffffff, 0x80000000 },
88 { 0x0a004, 0xffffffff, 0x00000010 },
89 { 0x0a080, 0xffffffff, 0x00000004 },
90 { 0x0a180, 0xffffffff, 0x80000000 },
91 { 0 },
92};
93
Aaron Durbin76c37002012-10-30 09:03:43 -050094/* some vga option roms are used for several chipsets but they only have one
95 * PCI ID in their header. If we encounter such an option rom, we need to do
Martin Roth128c1042016-11-18 09:29:03 -070096 * the mapping ourselves
Aaron Durbin76c37002012-10-30 09:03:43 -050097 */
98
99u32 map_oprom_vendev(u32 vendev)
100{
Elyes HAOUAS69d658f2016-09-17 20:32:07 +0200101 u32 new_vendev = vendev;
Aaron Durbin76c37002012-10-30 09:03:43 -0500102
103 switch (vendev) {
Aaron Durbin71161292012-12-13 16:43:32 -0600104 case 0x80860402: /* GT1 Desktop */
105 case 0x80860406: /* GT1 Mobile */
106 case 0x8086040a: /* GT1 Server */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800107 case 0x80860a06: /* GT1 ULT */
Aaron Durbin71161292012-12-13 16:43:32 -0600108
109 case 0x80860412: /* GT2 Desktop */
110 case 0x80860416: /* GT2 Mobile */
111 case 0x8086041a: /* GT2 Server */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800112 case 0x80860a16: /* GT2 ULT */
Aaron Durbin71161292012-12-13 16:43:32 -0600113
114 case 0x80860422: /* GT3 Desktop */
115 case 0x80860426: /* GT3 Mobile */
116 case 0x8086042a: /* GT3 Server */
Duncan Laurie26e7dd72012-12-19 09:12:31 -0800117 case 0x80860a26: /* GT3 ULT */
Aaron Durbin71161292012-12-13 16:43:32 -0600118
Elyes HAOUAS69d658f2016-09-17 20:32:07 +0200119 new_vendev = 0x80860406; /* GT1 Mobile */
Aaron Durbin76c37002012-10-30 09:03:43 -0500120 break;
121 }
122
123 return new_vendev;
124}
125
Ronald G. Minnich4c8465c2013-09-30 15:57:21 -0700126/* GTT is the Global Translation Table for the graphics pipeline.
127 * It is used to translate graphics addresses to physical
128 * memory addresses. As in the CPU, GTTs map 4K pages.
129 * The setgtt function adds a further bit of flexibility:
130 * it allows you to set a range (the first two parameters) to point
131 * to a physical address (third parameter);the physical address is
132 * incremented by a count (fourth parameter) for each GTT in the
133 * range.
134 * Why do it this way? For ultrafast startup,
135 * we can point all the GTT entries to point to one page,
136 * and set that page to 0s:
137 * memset(physbase, 0, 4096);
138 * setgtt(0, 4250, physbase, 0);
139 * this takes about 2 ms, and is a win because zeroing
140 * the page takes a up to 200 ms.
141 * This call sets the GTT to point to a linear range of pages
142 * starting at physbase.
143 */
144
145#define GTT_PTE_BASE (2 << 20)
146
147void
148set_translation_table(int start, int end, u64 base, int inc)
149{
150 int i;
151
Elyes HAOUAS12df9502016-08-23 21:29:48 +0200152 for (i = start; i < end; i++){
Ronald G. Minnich4c8465c2013-09-30 15:57:21 -0700153 u64 physical_address = base + i*inc;
154 /* swizzle the 32:39 bits to 4:11 */
155 u32 word = physical_address | ((physical_address >> 28) & 0xff0) | 1;
156 /* note: we've confirmed by checking
157 * the values that mrc does no
158 * useful setup before we run this.
159 */
160 gtt_write(GTT_PTE_BASE + i * 4, word);
161 gtt_read(GTT_PTE_BASE + i * 4);
162 }
163}
164
Aaron Durbin76c37002012-10-30 09:03:43 -0500165static struct resource *gtt_res = NULL;
166
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700167u32 gtt_read(u32 reg)
Aaron Durbin76c37002012-10-30 09:03:43 -0500168{
Ronald G. Minnich9518b562013-09-19 16:45:22 -0700169 u32 val;
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800170 val = read32(res2mmio(gtt_res, reg, 0));
Ronald G. Minnich9518b562013-09-19 16:45:22 -0700171 return val;
172
Aaron Durbin76c37002012-10-30 09:03:43 -0500173}
174
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700175void gtt_write(u32 reg, u32 data)
Aaron Durbin76c37002012-10-30 09:03:43 -0500176{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800177 write32(res2mmio(gtt_res, reg, 0), data);
Aaron Durbin76c37002012-10-30 09:03:43 -0500178}
179
Duncan Laurie356833d2013-07-09 15:40:27 -0700180static inline void gtt_rmw(u32 reg, u32 andmask, u32 ormask)
181{
182 u32 val = gtt_read(reg);
183 val &= andmask;
184 val |= ormask;
185 gtt_write(reg, val);
186}
187
188static inline void gtt_write_regs(const struct gt_reg *gt)
189{
190 for (; gt && gt->reg; gt++) {
191 if (gt->andmask)
192 gtt_rmw(gt->reg, gt->andmask, gt->ormask);
193 else
194 gtt_write(gt->reg, gt->ormask);
195 }
196}
197
Aaron Durbin76c37002012-10-30 09:03:43 -0500198#define GTT_RETRY 1000
Ronald G. Minnich9518b562013-09-19 16:45:22 -0700199int gtt_poll(u32 reg, u32 mask, u32 value)
Aaron Durbin76c37002012-10-30 09:03:43 -0500200{
201 unsigned try = GTT_RETRY;
202 u32 data;
203
204 while (try--) {
205 data = gtt_read(reg);
206 if ((data & mask) == value)
207 return 1;
208 udelay(10);
209 }
210
211 printk(BIOS_ERR, "GT init timeout\n");
212 return 0;
213}
214
Ronald G. Minnich5bcca7e2013-06-25 15:56:46 -0700215static void power_well_enable(void)
216{
217 gtt_write(HSW_PWR_WELL_CTL1, HSW_PWR_WELL_ENABLE);
218 gtt_poll(HSW_PWR_WELL_CTL1, HSW_PWR_WELL_STATE, HSW_PWR_WELL_STATE);
Matt DeVillier6955b9c2017-04-16 01:42:44 -0500219
Ronald G. Minnich9518b562013-09-19 16:45:22 -0700220 /* In the native graphics case, we've got about 20 ms.
221 * after we power up the the AUX channel until we can talk to it.
222 * So get that going right now. We can't turn on the panel, yet, just VDD.
223 */
Matt DeVillier6955b9c2017-04-16 01:42:44 -0500224 if (IS_ENABLED(CONFIG_MAINBOARD_DO_NATIVE_VGA_INIT)) {
225 gtt_write(PCH_PP_CONTROL, PCH_PP_UNLOCK| EDP_FORCE_VDD | PANEL_POWER_RESET);
226 }
Ronald G. Minnich5bcca7e2013-06-25 15:56:46 -0700227}
228
Aaron Durbin76c37002012-10-30 09:03:43 -0500229static void gma_pm_init_pre_vbios(struct device *dev)
230{
Aaron Durbin76c37002012-10-30 09:03:43 -0500231 printk(BIOS_DEBUG, "GT Power Management Init\n");
232
233 gtt_res = find_resource(dev, PCI_BASE_ADDRESS_0);
234 if (!gtt_res || !gtt_res->base)
235 return;
236
Ronald G. Minnich5bcca7e2013-06-25 15:56:46 -0700237 power_well_enable();
238
Duncan Laurie67113e92013-01-10 13:23:04 -0800239 /*
240 * Enable RC6
241 */
Aaron Durbin76c37002012-10-30 09:03:43 -0500242
Duncan Laurie67113e92013-01-10 13:23:04 -0800243 /* Enable Force Wake */
244 gtt_write(0x0a180, 1 << 5);
245 gtt_write(0x0a188, 0x00010001);
Edward O'Callaghan986e85c2014-10-29 12:15:34 +1100246 gtt_poll(FORCEWAKE_ACK_HSW, 1 << 0, 1 << 0);
Aaron Durbin76c37002012-10-30 09:03:43 -0500247
Duncan Laurie356833d2013-07-09 15:40:27 -0700248 /* GT Settings */
249 gtt_write_regs(haswell_gt_setup);
Aaron Durbin76c37002012-10-30 09:03:43 -0500250
Duncan Laurie356833d2013-07-09 15:40:27 -0700251 /* Wait for Mailbox Ready */
252 gtt_poll(0x138124, (1 << 31), (0 << 31));
253 /* Mailbox Data - RC6 VIDS */
254 gtt_write(0x138128, 0x00000000);
255 /* Mailbox Command */
256 gtt_write(0x138124, 0x80000004);
257 /* Wait for Mailbox Ready */
258 gtt_poll(0x138124, (1 << 31), (0 << 31));
Aaron Durbin76c37002012-10-30 09:03:43 -0500259
Duncan Laurie356833d2013-07-09 15:40:27 -0700260 /* Enable PM Interrupts */
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700261 gtt_write(GEN6_PMIER, GEN6_PM_MBOX_EVENT | GEN6_PM_THERMAL_EVENT |
262 GEN6_PM_RP_DOWN_TIMEOUT | GEN6_PM_RP_UP_THRESHOLD |
263 GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_UP_EI_EXPIRED |
264 GEN6_PM_RP_DOWN_EI_EXPIRED);
Aaron Durbin76c37002012-10-30 09:03:43 -0500265
Duncan Laurie67113e92013-01-10 13:23:04 -0800266 /* Enable RC6 in idle */
267 gtt_write(0x0a094, 0x00040000);
Duncan Laurie356833d2013-07-09 15:40:27 -0700268
269 /* PM Lock Settings */
270 gtt_write_regs(haswell_gt_lock);
Aaron Durbin76c37002012-10-30 09:03:43 -0500271}
272
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700273static void init_display_planes(void)
274{
275 int pipe, plane;
276
277 /* Disable cursor mode */
278 for (pipe = PIPE_A; pipe <= PIPE_C; pipe++) {
279 gtt_write(CURCNTR_IVB(pipe), CURSOR_MODE_DISABLE);
280 gtt_write(CURBASE_IVB(pipe), 0x00000000);
281 }
282
283 /* Disable primary plane and set surface base address*/
284 for (plane = PLANE_A; plane <= PLANE_C; plane++) {
285 gtt_write(DSPCNTR(plane), DISPLAY_PLANE_DISABLE);
286 gtt_write(DSPSURF(plane), 0x00000000);
287 }
288
289 /* Disable VGA display */
290 gtt_write(CPU_VGACNTRL, CPU_VGA_DISABLE);
291}
292
Duncan Lauriec7f2ab72013-05-28 07:49:09 -0700293static void gma_setup_panel(struct device *dev)
Aaron Durbin76c37002012-10-30 09:03:43 -0500294{
295 struct northbridge_intel_haswell_config *conf = dev->chip_info;
296 u32 reg32;
297
298 printk(BIOS_DEBUG, "GT Power Management Init (post VBIOS)\n");
299
Aaron Durbin76c37002012-10-30 09:03:43 -0500300 /* Setup Digital Port Hotplug */
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700301 reg32 = gtt_read(PCH_PORT_HOTPLUG);
Aaron Durbin76c37002012-10-30 09:03:43 -0500302 if (!reg32) {
303 reg32 = (conf->gpu_dp_b_hotplug & 0x7) << 2;
304 reg32 |= (conf->gpu_dp_c_hotplug & 0x7) << 10;
305 reg32 |= (conf->gpu_dp_d_hotplug & 0x7) << 18;
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700306 gtt_write(PCH_PORT_HOTPLUG, reg32);
Aaron Durbin76c37002012-10-30 09:03:43 -0500307 }
308
309 /* Setup Panel Power On Delays */
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700310 reg32 = gtt_read(PCH_PP_ON_DELAYS);
Aaron Durbin76c37002012-10-30 09:03:43 -0500311 if (!reg32) {
312 reg32 = (conf->gpu_panel_port_select & 0x3) << 30;
313 reg32 |= (conf->gpu_panel_power_up_delay & 0x1fff) << 16;
314 reg32 |= (conf->gpu_panel_power_backlight_on_delay & 0x1fff);
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700315 gtt_write(PCH_PP_ON_DELAYS, reg32);
Aaron Durbin76c37002012-10-30 09:03:43 -0500316 }
317
318 /* Setup Panel Power Off Delays */
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700319 reg32 = gtt_read(PCH_PP_OFF_DELAYS);
Aaron Durbin76c37002012-10-30 09:03:43 -0500320 if (!reg32) {
321 reg32 = (conf->gpu_panel_power_down_delay & 0x1fff) << 16;
322 reg32 |= (conf->gpu_panel_power_backlight_off_delay & 0x1fff);
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700323 gtt_write(PCH_PP_OFF_DELAYS, reg32);
Aaron Durbin76c37002012-10-30 09:03:43 -0500324 }
325
326 /* Setup Panel Power Cycle Delay */
327 if (conf->gpu_panel_power_cycle_delay) {
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700328 reg32 = gtt_read(PCH_PP_DIVISOR);
Aaron Durbin76c37002012-10-30 09:03:43 -0500329 reg32 &= ~0xff;
330 reg32 |= conf->gpu_panel_power_cycle_delay & 0xff;
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700331 gtt_write(PCH_PP_DIVISOR, reg32);
Aaron Durbin76c37002012-10-30 09:03:43 -0500332 }
333
334 /* Enable Backlight if needed */
335 if (conf->gpu_cpu_backlight) {
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700336 gtt_write(BLC_PWM_CPU_CTL2, BLC_PWM2_ENABLE);
337 gtt_write(BLC_PWM_CPU_CTL, conf->gpu_cpu_backlight);
Aaron Durbin76c37002012-10-30 09:03:43 -0500338 }
339 if (conf->gpu_pch_backlight) {
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700340 gtt_write(BLC_PWM_PCH_CTL1, BLM_PCH_PWM_ENABLE);
341 gtt_write(BLC_PWM_PCH_CTL2, conf->gpu_pch_backlight);
Aaron Durbin76c37002012-10-30 09:03:43 -0500342 }
Ronald G. Minnich5bcca7e2013-06-25 15:56:46 -0700343
344 /* Get display,pipeline,and DDI registers into a basic sane state */
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700345 power_well_enable();
346
347 init_display_planes();
348
349 /* DDI-A params set:
350 bit 0: Display detected (RO)
351 bit 4: DDI A supports 4 lanes and DDI E is not used
352 bit 7: DDI buffer is idle
353 */
354 gtt_write(DDI_BUF_CTL_A, DDI_BUF_IS_IDLE | DDI_A_4_LANES | DDI_INIT_DISPLAY_DETECTED);
355
356 /* Set FDI registers - is this required? */
Ronald G. Minnich5bcca7e2013-06-25 15:56:46 -0700357 gtt_write(_FDI_RXA_MISC, 0x00200090);
358 gtt_write(_FDI_RXA_MISC, 0x0a000000);
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700359
360 /* Enable the handshake with PCH display when processing reset */
361 gtt_write(NDE_RSTWRN_OPT, RST_PCH_HNDSHK_EN);
362
363 /* undocumented */
Ronald G. Minnich5bcca7e2013-06-25 15:56:46 -0700364 gtt_write(0x42090, 0x04000000);
Ronald G. Minnich5bcca7e2013-06-25 15:56:46 -0700365 gtt_write(0x9840, 0x00000000);
366 gtt_write(0x42090, 0xa4000000);
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700367
368 gtt_write(SOUTH_DSPCLK_GATE_D, PCH_LP_PARTITION_LEVEL_DISABLE);
369
370 /* undocumented */
Ronald G. Minnich5bcca7e2013-06-25 15:56:46 -0700371 gtt_write(0x42080, 0x00004000);
Furquan Shaikh77f48cd2013-08-19 10:16:50 -0700372
373 /* Prepare DDI buffers for DP and FDI */
374 intel_prepare_ddi();
375
376 /* Hot plug detect buffer enabled for port A */
377 gtt_write(DIGITAL_PORT_HOTPLUG_CNTRL, DIGITAL_PORTA_HOTPLUG_ENABLE);
378
379 /* Enable HPD buffer for digital port D and B */
380 gtt_write(PCH_PORT_HOTPLUG, PORTD_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE);
381
382 /* Bits 4:0 - Power cycle delay (default 0x6 --> 500ms)
383 Bits 31:8 - Reference divider (0x0004af ----> 24MHz)
384 */
Ronald G. Minnich5bcca7e2013-06-25 15:56:46 -0700385 gtt_write(PCH_PP_DIVISOR, 0x0004af06);
Aaron Durbin76c37002012-10-30 09:03:43 -0500386}
387
Duncan Lauriec7f2ab72013-05-28 07:49:09 -0700388static void gma_pm_init_post_vbios(struct device *dev)
389{
Duncan Laurie356833d2013-07-09 15:40:27 -0700390 int cdclk = 0;
391 int devid = pci_read_config16(dev, PCI_DEVICE_ID);
392 int gpu_is_ulx = 0;
393
394 if (devid == 0x0a0e || devid == 0x0a1e)
395 gpu_is_ulx = 1;
396
397 /* CD Frequency */
Duncan Laurie3106d0f2013-08-12 13:51:22 -0700398 if ((gtt_read(0x42014) & 0x1000000) || gpu_is_ulx || haswell_is_ult())
399 cdclk = 0; /* fixed frequency */
400 else
401 cdclk = 2; /* variable frequency */
Duncan Laurie356833d2013-07-09 15:40:27 -0700402
Duncan Laurie356833d2013-07-09 15:40:27 -0700403 if (gpu_is_ulx || cdclk != 0)
404 gtt_rmw(0x130040, 0xf7ffffff, 0x04000000);
405 else
406 gtt_rmw(0x130040, 0xf3ffffff, 0x00000000);
407
408 /* More magic */
409 if (haswell_is_ult() || gpu_is_ulx) {
Duncan Laurie3106d0f2013-08-12 13:51:22 -0700410 if (!gpu_is_ulx)
Duncan Laurie356833d2013-07-09 15:40:27 -0700411 gtt_write(0x138128, 0x00000000);
412 else
413 gtt_write(0x138128, 0x00000001);
414 gtt_write(0x13812c, 0x00000000);
415 gtt_write(0x138124, 0x80000017);
416 }
417
Duncan Lauriec7f2ab72013-05-28 07:49:09 -0700418 /* Disable Force Wake */
419 gtt_write(0x0a188, 0x00010000);
Edward O'Callaghan986e85c2014-10-29 12:15:34 +1100420 gtt_poll(FORCEWAKE_ACK_HSW, 1 << 0, 0 << 0);
Duncan Laurie356833d2013-07-09 15:40:27 -0700421 gtt_write(0x0a188, 0x00000001);
Duncan Lauriec7f2ab72013-05-28 07:49:09 -0700422}
423
Aaron Durbin76c37002012-10-30 09:03:43 -0500424static void gma_func0_init(struct device *dev)
425{
Ronald G. Minnich4f78b182013-04-17 16:57:30 -0700426 int lightup_ok = 0;
Aaron Durbin76c37002012-10-30 09:03:43 -0500427 u32 reg32;
Matt DeVillier6955b9c2017-04-16 01:42:44 -0500428 u64 physbase;
429 const struct resource *const linearfb_res =
430 find_resource(dev, PCI_BASE_ADDRESS_2);
431
432 if (!linearfb_res || !linearfb_res->base)
433 return;
434
Aaron Durbin76c37002012-10-30 09:03:43 -0500435 /* IGD needs to be Bus Master */
436 reg32 = pci_read_config32(dev, PCI_COMMAND);
437 reg32 |= PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY | PCI_COMMAND_IO;
438 pci_write_config32(dev, PCI_COMMAND, reg32);
439
440 /* Init graphics power management */
441 gma_pm_init_pre_vbios(dev);
442
Matt DeVillier6955b9c2017-04-16 01:42:44 -0500443 /* Pre panel init */
Duncan Lauriec7f2ab72013-05-28 07:49:09 -0700444 gma_setup_panel(dev);
445
Matt DeVillier6955b9c2017-04-16 01:42:44 -0500446 if (IS_ENABLED(CONFIG_MAINBOARD_DO_NATIVE_VGA_INIT)) {
447 printk(BIOS_SPEW, "NATIVE graphics, run native enable\n");
448 physbase = pci_read_config32(dev, 0x5c) & ~0xf;
449 gma_gfxinit(gtt_res->base, linearfb_res->base,
450 physbase, &lightup_ok);
451 gfx_set_init_done(1);
Arthur Heymans23cda3472016-12-18 16:03:52 +0100452 }
453
Ronald G. Minnich4f78b182013-04-17 16:57:30 -0700454 if (! lightup_ok) {
455 printk(BIOS_SPEW, "FUI did not run; using VBIOS\n");
Stefan Reinauerf1aabec2014-01-22 15:16:30 -0800456 mdelay(CONFIG_PRE_GRAPHICS_DELAY);
Ronald G. Minnich4f78b182013-04-17 16:57:30 -0700457 pci_dev_init(dev);
458 }
459
Matt DeVillier6955b9c2017-04-16 01:42:44 -0500460 /* Post panel init */
Ronald G. Minnich4f78b182013-04-17 16:57:30 -0700461 gma_pm_init_post_vbios(dev);
Aaron Durbin76c37002012-10-30 09:03:43 -0500462}
463
464static void gma_set_subsystem(device_t dev, unsigned vendor, unsigned device)
465{
466 if (!vendor || !device) {
467 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
468 pci_read_config32(dev, PCI_VENDOR_ID));
469 } else {
470 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
471 ((device & 0xffff) << 16) | (vendor & 0xffff));
472 }
473}
474
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100475const struct i915_gpu_controller_info *
476intel_gma_get_controller_info(void)
477{
478 device_t dev = dev_find_slot(0, PCI_DEVFN(0x2,0));
479 if (!dev) {
480 return NULL;
481 }
482 struct northbridge_intel_haswell_config *chip = dev->chip_info;
483 return &chip->gfx;
484}
485
Alexander Couzens5eea4582015-04-12 22:18:55 +0200486static void gma_ssdt(device_t device)
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100487{
488 const struct i915_gpu_controller_info *gfx = intel_gma_get_controller_info();
489 if (!gfx) {
490 return;
491 }
492
493 drivers_intel_gma_displays_ssdt_generate(gfx);
494}
495
Aaron Durbin76c37002012-10-30 09:03:43 -0500496static struct pci_operations gma_pci_ops = {
497 .set_subsystem = gma_set_subsystem,
498};
499
500static struct device_operations gma_func0_ops = {
Vladimir Serbinenko30fe6122014-02-05 23:25:28 +0100501 .read_resources = pci_dev_read_resources,
Aaron Durbin76c37002012-10-30 09:03:43 -0500502 .set_resources = pci_dev_set_resources,
503 .enable_resources = pci_dev_enable_resources,
504 .init = gma_func0_init,
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100505 .acpi_fill_ssdt_generator = gma_ssdt,
Aaron Durbin76c37002012-10-30 09:03:43 -0500506 .scan_bus = 0,
507 .enable = 0,
508 .ops_pci = &gma_pci_ops,
509};
510
Duncan Lauriedf7be712012-12-17 11:22:57 -0800511static const unsigned short pci_device_ids[] = {
512 0x0402, /* Desktop GT1 */
513 0x0412, /* Desktop GT2 */
514 0x0422, /* Desktop GT3 */
515 0x0406, /* Mobile GT1 */
516 0x0416, /* Mobile GT2 */
517 0x0426, /* Mobile GT3 */
518 0x0d16, /* Mobile 4+3 GT1 */
519 0x0d26, /* Mobile 4+3 GT2 */
520 0x0d36, /* Mobile 4+3 GT3 */
521 0x0a06, /* ULT GT1 */
522 0x0a16, /* ULT GT2 */
523 0x0a26, /* ULT GT3 */
524 0,
525};
Aaron Durbin76c37002012-10-30 09:03:43 -0500526
527static const struct pci_driver pch_lpc __pci_driver = {
528 .ops = &gma_func0_ops,
529 .vendor = PCI_VENDOR_ID_INTEL,
530 .devices = pci_device_ids,
531};