blob: c651c59826be3bd7e9bf80e7b56339bc533a00b7 [file] [log] [blame]
Angel Ponsf5627e82020-04-05 15:46:52 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Lijian Zhao2f764f72017-07-14 11:09:10 -07002
Pratik Prajapati201fa8f2017-08-16 11:42:40 -07003#include <device/device.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -07004#include <device/pci.h>
5#include <fsp/api.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -07006#include <fsp/util.h>
Subrata Banik98376b82018-05-22 16:18:16 +05307#include <intelblocks/acpi.h>
Kyösti Mälkki32d47eb2019-09-28 00:00:30 +03008#include <intelblocks/cfg.h>
Michael Niewöhner8913b782020-12-11 22:13:44 +01009#include <intelblocks/gpio.h>
Subrata Banik819b1432018-09-28 19:56:54 +053010#include <intelblocks/itss.h>
Nico Huber9ea70c02019-10-12 15:16:33 +020011#include <intelblocks/pcie_rp.h>
Duncan Laurie2410cd92018-03-26 02:25:07 -070012#include <intelblocks/xdci.h>
Abhay kumarfcf88202017-09-20 15:17:42 -070013#include <soc/intel/common/vbt.h>
Pratik Prajapati9027e1b2017-08-23 17:37:43 -070014#include <soc/pci_devs.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -070015#include <soc/ramstage.h>
Lijian Zhao2f764f72017-07-14 11:09:10 -070016
Elyes HAOUASc3385072019-03-21 15:38:06 +010017#include "chip.h"
18
Nico Huber9ea70c02019-10-12 15:16:33 +020019static const struct pcie_rp_group pch_lp_rp_groups[] = {
20 { .slot = PCH_DEV_SLOT_PCIE, .count = 8 },
21 { .slot = PCH_DEV_SLOT_PCIE_1, .count = 8 },
22 { 0 }
23};
24
25static const struct pcie_rp_group pch_h_rp_groups[] = {
26 { .slot = PCH_DEV_SLOT_PCIE, .count = 8 },
27 { .slot = PCH_DEV_SLOT_PCIE_1, .count = 8 },
28 { .slot = PCH_DEV_SLOT_PCIE_2, .count = 8 },
29 { 0 }
30};
31
Julius Wernercd49cce2019-03-05 16:53:33 -080032#if CONFIG(HAVE_ACPI_TABLES)
Subrata Banik98376b82018-05-22 16:18:16 +053033const char *soc_acpi_name(const struct device *dev)
Lijian Zhao2b074d92017-08-17 14:25:24 -070034{
35 if (dev->path.type == DEVICE_PATH_DOMAIN)
36 return "PCI0";
37
Duncan Laurie1e64d232018-12-01 17:00:23 -080038 if (dev->path.type == DEVICE_PATH_USB) {
39 switch (dev->path.usb.port_type) {
40 case 0:
41 /* Root Hub */
42 return "RHUB";
43 case 2:
44 /* USB2 ports */
45 switch (dev->path.usb.port_id) {
46 case 0: return "HS01";
47 case 1: return "HS02";
48 case 2: return "HS03";
49 case 3: return "HS04";
50 case 4: return "HS05";
51 case 5: return "HS06";
52 case 6: return "HS07";
53 case 7: return "HS08";
54 case 8: return "HS09";
55 case 9: return "HS10";
56 case 10: return "HS11";
57 case 11: return "HS12";
58 }
59 break;
60 case 3:
61 /* USB3 ports */
62 switch (dev->path.usb.port_id) {
63 case 0: return "SS01";
64 case 1: return "SS02";
65 case 2: return "SS03";
66 case 3: return "SS04";
67 case 4: return "SS05";
68 case 5: return "SS06";
69 }
70 break;
71 }
72 return NULL;
73 }
74
Lijian Zhao2b074d92017-08-17 14:25:24 -070075 if (dev->path.type != DEVICE_PATH_PCI)
76 return NULL;
77
78 switch (dev->path.pci.devfn) {
79 case SA_DEVFN_ROOT: return "MCHC";
80 case SA_DEVFN_IGD: return "GFX0";
81 case PCH_DEVFN_ISH: return "ISHB";
82 case PCH_DEVFN_XHCI: return "XHCI";
83 case PCH_DEVFN_USBOTG: return "XDCI";
84 case PCH_DEVFN_THERMAL: return "THRM";
85 case PCH_DEVFN_I2C0: return "I2C0";
86 case PCH_DEVFN_I2C1: return "I2C1";
87 case PCH_DEVFN_I2C2: return "I2C2";
88 case PCH_DEVFN_I2C3: return "I2C3";
89 case PCH_DEVFN_CSE: return "CSE1";
90 case PCH_DEVFN_CSE_2: return "CSE2";
91 case PCH_DEVFN_CSE_IDER: return "CSED";
92 case PCH_DEVFN_CSE_KT: return "CSKT";
93 case PCH_DEVFN_CSE_3: return "CSE3";
94 case PCH_DEVFN_SATA: return "SATA";
95 case PCH_DEVFN_UART2: return "UAR2";
96 case PCH_DEVFN_I2C4: return "I2C4";
97 case PCH_DEVFN_I2C5: return "I2C5";
98 case PCH_DEVFN_PCIE1: return "RP01";
99 case PCH_DEVFN_PCIE2: return "RP02";
100 case PCH_DEVFN_PCIE3: return "RP03";
101 case PCH_DEVFN_PCIE4: return "RP04";
102 case PCH_DEVFN_PCIE5: return "RP05";
103 case PCH_DEVFN_PCIE6: return "RP06";
104 case PCH_DEVFN_PCIE7: return "RP07";
105 case PCH_DEVFN_PCIE8: return "RP08";
106 case PCH_DEVFN_PCIE9: return "RP09";
107 case PCH_DEVFN_PCIE10: return "RP10";
108 case PCH_DEVFN_PCIE11: return "RP11";
109 case PCH_DEVFN_PCIE12: return "RP12";
Lijian Zhao580bc412017-10-04 13:43:47 -0700110 case PCH_DEVFN_PCIE13: return "RP13";
111 case PCH_DEVFN_PCIE14: return "RP14";
112 case PCH_DEVFN_PCIE15: return "RP15";
113 case PCH_DEVFN_PCIE16: return "RP16";
praveen hodagatta praneshe26c4a42018-09-20 03:49:45 +0800114 case PCH_DEVFN_PCIE17: return "RP17";
115 case PCH_DEVFN_PCIE18: return "RP18";
116 case PCH_DEVFN_PCIE19: return "RP19";
117 case PCH_DEVFN_PCIE20: return "RP20";
118 case PCH_DEVFN_PCIE21: return "RP21";
119 case PCH_DEVFN_PCIE22: return "RP22";
120 case PCH_DEVFN_PCIE23: return "RP23";
121 case PCH_DEVFN_PCIE24: return "RP24";
Lijian Zhao2b074d92017-08-17 14:25:24 -0700122 case PCH_DEVFN_UART0: return "UAR0";
123 case PCH_DEVFN_UART1: return "UAR1";
124 case PCH_DEVFN_GSPI0: return "SPI0";
125 case PCH_DEVFN_GSPI1: return "SPI1";
126 case PCH_DEVFN_GSPI2: return "SPI2";
127 case PCH_DEVFN_EMMC: return "EMMC";
128 case PCH_DEVFN_SDCARD: return "SDXC";
Lijian Zhao2b074d92017-08-17 14:25:24 -0700129 case PCH_DEVFN_P2SB: return "P2SB";
130 case PCH_DEVFN_PMC: return "PMC_";
131 case PCH_DEVFN_HDA: return "HDAS";
132 case PCH_DEVFN_SMBUS: return "SBUS";
133 case PCH_DEVFN_SPI: return "FSPI";
134 case PCH_DEVFN_GBE: return "IGBE";
135 case PCH_DEVFN_TRACEHUB:return "THUB";
136 }
137
138 return NULL;
139}
140#endif
141
Lijian Zhao2f764f72017-07-14 11:09:10 -0700142void soc_init_pre_device(void *chip_info)
143{
144 /* Perform silicon specific init. */
Kyösti Mälkkicc93c6e2021-01-09 22:53:52 +0200145 fsp_silicon_init();
Subrata Banika8733e32018-01-23 16:40:56 +0530146
147 /* Display FIRMWARE_VERSION_INFO_HOB */
148 fsp_display_fvi_version_hob();
Subrata Banik819b1432018-09-28 19:56:54 +0530149
Subrata Banik73b1bd72019-11-28 13:56:24 +0530150 soc_gpio_pm_configuration();
Nico Huber9ea70c02019-10-12 15:16:33 +0200151
152 /* swap enabled PCI ports in device tree if needed */
153 if (CONFIG(SOC_INTEL_CANNONLAKE_PCH_H))
154 pcie_rp_update_devicetree(pch_h_rp_groups);
155 else
156 pcie_rp_update_devicetree(pch_lp_rp_groups);
Lijian Zhao2f764f72017-07-14 11:09:10 -0700157}
158
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700159static struct device_operations pci_domain_ops = {
160 .read_resources = &pci_domain_read_resources,
161 .set_resources = &pci_domain_set_resources,
162 .scan_bus = &pci_domain_scan_bus,
Julius Wernercd49cce2019-03-05 16:53:33 -0800163 #if CONFIG(HAVE_ACPI_TABLES)
Lijian Zhao2b074d92017-08-17 14:25:24 -0700164 .acpi_name = &soc_acpi_name,
165 #endif
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700166};
167
168static struct device_operations cpu_bus_ops = {
Nico Huber2f8ba692020-04-05 14:05:24 +0200169 .read_resources = noop_read_resources,
170 .set_resources = noop_set_resources,
Nico Huber68680dd2020-03-31 17:34:52 +0200171 .acpi_fill_ssdt = generate_cpu_entries,
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700172};
173
Elyes HAOUAS3c8b5d02018-05-27 16:57:24 +0200174static void soc_enable(struct device *dev)
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700175{
176 /* Set the operations if it is a special bus type */
177 if (dev->path.type == DEVICE_PATH_DOMAIN)
178 dev->ops = &pci_domain_ops;
179 else if (dev->path.type == DEVICE_PATH_CPU_CLUSTER)
180 dev->ops = &cpu_bus_ops;
Michael Niewöhner8913b782020-12-11 22:13:44 +0100181 else if (dev->path.type == DEVICE_PATH_GPIO)
182 block_gpio_enable(dev);
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700183}
184
Lijian Zhao2f764f72017-07-14 11:09:10 -0700185struct chip_operations soc_intel_cannonlake_ops = {
186 CHIP_NAME("Intel Cannonlake")
Pratik Prajapati201fa8f2017-08-16 11:42:40 -0700187 .enable_dev = &soc_enable,
Lijian Zhao2f764f72017-07-14 11:09:10 -0700188 .init = &soc_init_pre_device,
189};