blob: d880f5f7611f6cb9d5214256823e1fbe22766f01 [file] [log] [blame]
Stefan Reinauer08dc3572013-05-14 16:57:50 -07001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright 2013 Google Inc.
Ronald G. Minnich01b43832013-08-05 17:18:44 -07005 * Copyright (C) 2012 Samsung Electronics
Stefan Reinauer08dc3572013-05-14 16:57:50 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20
Ronald G. Minnichb48605d2013-04-09 14:35:35 -070021#include <stdlib.h>
22#include <string.h>
23#include <stddef.h>
24#include <delay.h>
David Hendricks6802dc82013-02-15 16:18:28 -080025#include <console/console.h>
26#include <device/device.h>
Ronald G. Minnichb48605d2013-04-09 14:35:35 -070027#include <cbmem.h>
Ronald G. Minnich2810afa2013-04-18 18:09:24 -070028#include <arch/cache.h>
Stefan Reinauer08dc3572013-05-14 16:57:50 -070029#include "fimd.h"
30#include "dp-core.h"
Ronald G. Minnichb48605d2013-04-09 14:35:35 -070031#include "cpu.h"
Stefan Reinauer08dc3572013-05-14 16:57:50 -070032#include "clk.h"
33#include "chip.h"
David Hendricks6802dc82013-02-15 16:18:28 -080034
Stefan Reinauer08dc3572013-05-14 16:57:50 -070035static unsigned int cpu_id;
36static unsigned int cpu_rev;
37
38static void set_cpu_id(void)
39{
Julius Wernerfa938c72013-08-29 14:17:36 -070040 cpu_id = readl((void *)EXYNOS5_PRO_ID);
Stefan Reinauer08dc3572013-05-14 16:57:50 -070041 cpu_id = (0xC000 | ((cpu_id & 0x00FFF000) >> 12));
42
43 /*
44 * 0xC200: EXYNOS4210 EVT0
45 * 0xC210: EXYNOS4210 EVT1
46 */
47 if (cpu_id == 0xC200) {
48 cpu_id |= 0x10;
49 cpu_rev = 0;
50 } else if (cpu_id == 0xC210) {
51 cpu_rev = 1;
52 }
53}
54
Ronald G. Minnichb48605d2013-04-09 14:35:35 -070055/* we distinguish a display port device from a raw graphics device
56 * because there are dramatic differences in startup depending on
57 * graphics usage. To make startup fast and easier to understand and
58 * debug we explicitly name this common case. The alternate approach,
59 * involving lots of machine and callbacks, is hard to debug and
60 * verify.
61 */
Stefan Reinauer66287442013-06-19 15:54:19 -070062static void exynos_displayport_init(device_t dev, u32 lcdbase,
63 unsigned long fb_size)
Ronald G. Minnichb48605d2013-04-09 14:35:35 -070064{
65 int ret;
Hung-Te Lin22d0ca02013-09-27 12:45:45 +080066 struct soc_samsung_exynos5250_config *conf = dev->chip_info;
Ronald G. Minnichb48605d2013-04-09 14:35:35 -070067 /* put these on the stack. If, at some point, we want to move
68 * this code to a pre-ram stage, it will be much easier.
69 */
Ronald G. Minnichb48605d2013-04-09 14:35:35 -070070 struct exynos5_fimd_panel panel;
Ronald G. Minnichb48605d2013-04-09 14:35:35 -070071 memset(&panel, 0, sizeof(panel));
72
73 panel.is_dp = 1; /* Display I/F is eDP */
74 /* while it is true that we did a memset to zero,
75 * we leave some 'set to zero' entries here to make
76 * it clear what's going on. Graphics is confusing.
77 */
78 panel.is_mipi = 0;
79 panel.fixvclk = 0;
80 panel.ivclk = 0;
81 panel.clkval_f = conf->clkval_f;
82 panel.upper_margin = conf->upper_margin;
83 panel.lower_margin = conf->lower_margin;
84 panel.vsync = conf->vsync;
85 panel.left_margin = conf->left_margin;
86 panel.right_margin = conf->right_margin;
87 panel.hsync = conf->hsync;
Ronald G. Minnichd83c1172013-04-18 16:10:29 -070088 panel.xres = conf->xres;
89 panel.yres = conf->yres;
Ronald G. Minnichb48605d2013-04-09 14:35:35 -070090
Stefan Reinauer66287442013-06-19 15:54:19 -070091 printk(BIOS_SPEW, "LCD framebuffer @%p\n", (void *)(lcdbase));
Gabe Black39fda6d2013-05-18 23:06:47 -070092 memset((void *)lcdbase, 0, fb_size); /* clear the framebuffer */
93
Ronald G. Minnich2810afa2013-04-18 18:09:24 -070094 /*
95 * We need to clean and invalidate the framebuffer region and disable
96 * caching as well. We assume that our dcache <--> memory address
97 * space is identity-mapped in 1MB chunks, so align accordingly.
98 *
99 * Note: We may want to do something clever to ensure the framebuffer
100 * region is aligned such that we don't change dcache policy for other
Martin Roth4c3ab732013-07-08 16:23:54 -0600101 * stuff inadvertently.
Ronald G. Minnich2810afa2013-04-18 18:09:24 -0700102 */
103 uint32_t lower = ALIGN_DOWN(lcdbase, MiB);
Gabe Black1e797bd2013-05-18 15:58:46 -0700104 uint32_t upper = ALIGN_UP(lcdbase + fb_size, MiB);
Ronald G. Minnich2810afa2013-04-18 18:09:24 -0700105
Julius Wernerf09f2242013-08-28 14:43:14 -0700106 dcache_clean_invalidate_by_mva((void *)lower, upper - lower);
Stefan Reinauer66287442013-06-19 15:54:19 -0700107 mmu_config_range(lower / MiB, (upper - lower) / MiB, DCACHE_OFF);
108
109 printk(BIOS_DEBUG, "Initializing Exynos LCD.\n");
110
Gabe Black1e797bd2013-05-18 15:58:46 -0700111 ret = lcd_ctrl_init(fb_size, &panel, (void *)lcdbase);
Ronald G. Minnichb48605d2013-04-09 14:35:35 -0700112}
113
Stefan Reinauer2ad63c22013-05-17 11:52:45 -0700114static void cpu_enable(device_t dev)
David Hendricks6802dc82013-02-15 16:18:28 -0800115{
Stefan Reinauer66287442013-06-19 15:54:19 -0700116 unsigned long fb_size = FB_SIZE_KB * KiB;
117 u32 lcdbase = get_fb_base_kb() * KiB;
Stefan Reinauer2ad63c22013-05-17 11:52:45 -0700118
Stefan Reinauer66287442013-06-19 15:54:19 -0700119 ram_resource(dev, 0, RAM_BASE_KB, RAM_SIZE_KB - FB_SIZE_KB);
Edward O'Callaghan7116ac82014-07-08 01:53:24 +1000120 mmio_resource(dev, 1, lcdbase / KiB, CEIL_DIV(fb_size, KiB));
Stefan Reinauer66287442013-06-19 15:54:19 -0700121
122 exynos_displayport_init(dev, lcdbase, fb_size);
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700123
Stefan Reinauer08dc3572013-05-14 16:57:50 -0700124 set_cpu_id();
Stefan Reinauer2ad63c22013-05-17 11:52:45 -0700125}
126
127static void cpu_init(device_t dev)
128{
Stefan Reinauer08dc3572013-05-14 16:57:50 -0700129 printk(BIOS_INFO, "CPU: S5P%X @ %ldMHz\n",
130 cpu_id, get_arm_clk() / (1024*1024));
David Hendricks6802dc82013-02-15 16:18:28 -0800131}
132
133static void cpu_noop(device_t dev)
134{
135}
136
137static struct device_operations cpu_ops = {
138 .read_resources = cpu_noop,
139 .set_resources = cpu_noop,
Stefan Reinauer2ad63c22013-05-17 11:52:45 -0700140 .enable_resources = cpu_enable,
141 .init = cpu_init,
David Hendricks6802dc82013-02-15 16:18:28 -0800142 .scan_bus = 0,
143};
144
Ronald G. Minnichb48605d2013-04-09 14:35:35 -0700145static void enable_exynos5250_dev(device_t dev)
David Hendricks6802dc82013-02-15 16:18:28 -0800146{
Ronald G. Minnichb48605d2013-04-09 14:35:35 -0700147 dev->ops = &cpu_ops;
David Hendricks6802dc82013-02-15 16:18:28 -0800148}
149
150struct chip_operations cpu_samsung_exynos5250_ops = {
151 CHIP_NAME("CPU Samsung Exynos 5250")
Ronald G. Minnichb48605d2013-04-09 14:35:35 -0700152 .enable_dev = enable_exynos5250_dev,
David Hendricks6802dc82013-02-15 16:18:28 -0800153};
David Hendricksc01d1382013-03-28 19:04:58 -0700154
155void exynos5250_config_l2_cache(void)
156{
157 uint32_t val;
158
159 /*
160 * Bit 9 - L2 tag RAM setup (1 cycle)
161 * Bits 8:6 - L2 tag RAM latency (3 cycles)
162 * Bit 5 - L2 data RAM setup (1 cycle)
163 * Bits 2:0 - L2 data RAM latency (3 cycles)
164 */
165 val = (1 << 9) | (0x2 << 6) | (1 << 5) | (0x2);
166 write_l2ctlr(val);
167}