blob: 3ab57c9f056d853e47c2998a0df785c347bbf914 [file] [log] [blame]
Stefan Reinauer08dc3572013-05-14 16:57:50 -07001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright 2013 Google Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
18 */
19
Ronald G. Minnichb48605d2013-04-09 14:35:35 -070020#include <stdlib.h>
21#include <string.h>
22#include <stddef.h>
23#include <delay.h>
David Hendricks6802dc82013-02-15 16:18:28 -080024#include <console/console.h>
25#include <device/device.h>
Ronald G. Minnichb48605d2013-04-09 14:35:35 -070026#include <cbmem.h>
Ronald G. Minnich2810afa2013-04-18 18:09:24 -070027#include <arch/cache.h>
Stefan Reinauer08dc3572013-05-14 16:57:50 -070028#include "fimd.h"
29#include "dp-core.h"
Ronald G. Minnichb48605d2013-04-09 14:35:35 -070030#include "cpu.h"
Stefan Reinauer08dc3572013-05-14 16:57:50 -070031#include "clk.h"
32#include "chip.h"
David Hendricks6802dc82013-02-15 16:18:28 -080033
David Hendricks0f5a3fc2013-03-12 20:16:44 -070034#define RAM_BASE_KB (CONFIG_SYS_SDRAM_BASE >> 10)
35#define RAM_SIZE_KB (CONFIG_DRAM_SIZE_MB << 10UL)
David Hendricks6802dc82013-02-15 16:18:28 -080036
Stefan Reinauer08dc3572013-05-14 16:57:50 -070037static unsigned int cpu_id;
38static unsigned int cpu_rev;
39
40static void set_cpu_id(void)
41{
42 cpu_id = readl((void *)EXYNOS_PRO_ID);
43 cpu_id = (0xC000 | ((cpu_id & 0x00FFF000) >> 12));
44
45 /*
46 * 0xC200: EXYNOS4210 EVT0
47 * 0xC210: EXYNOS4210 EVT1
48 */
49 if (cpu_id == 0xC200) {
50 cpu_id |= 0x10;
51 cpu_rev = 0;
52 } else if (cpu_id == 0xC210) {
53 cpu_rev = 1;
54 }
55}
56
Ronald G. Minnichb48605d2013-04-09 14:35:35 -070057/* we distinguish a display port device from a raw graphics device
58 * because there are dramatic differences in startup depending on
59 * graphics usage. To make startup fast and easier to understand and
60 * debug we explicitly name this common case. The alternate approach,
61 * involving lots of machine and callbacks, is hard to debug and
62 * verify.
63 */
64static void exynos_displayport_init(device_t dev)
65{
66 int ret;
67 struct cpu_samsung_exynos5250_config *conf = dev->chip_info;
68 /* put these on the stack. If, at some point, we want to move
69 * this code to a pre-ram stage, it will be much easier.
70 */
Ronald G. Minnichb48605d2013-04-09 14:35:35 -070071 struct exynos5_fimd_panel panel;
72 unsigned long int fb_size;
73 u32 lcdbase;
74
Ronald G. Minnichb48605d2013-04-09 14:35:35 -070075 memset(&panel, 0, sizeof(panel));
76
77 panel.is_dp = 1; /* Display I/F is eDP */
78 /* while it is true that we did a memset to zero,
79 * we leave some 'set to zero' entries here to make
80 * it clear what's going on. Graphics is confusing.
81 */
82 panel.is_mipi = 0;
83 panel.fixvclk = 0;
84 panel.ivclk = 0;
85 panel.clkval_f = conf->clkval_f;
86 panel.upper_margin = conf->upper_margin;
87 panel.lower_margin = conf->lower_margin;
88 panel.vsync = conf->vsync;
89 panel.left_margin = conf->left_margin;
90 panel.right_margin = conf->right_margin;
91 panel.hsync = conf->hsync;
Ronald G. Minnichd83c1172013-04-18 16:10:29 -070092 panel.xres = conf->xres;
93 panel.yres = conf->yres;
Ronald G. Minnichb48605d2013-04-09 14:35:35 -070094
Gabe Black1e797bd2013-05-18 15:58:46 -070095 /* The size is a magic number from hardware. */
Ronald G. Minnich2810afa2013-04-18 18:09:24 -070096 fb_size = conf->xres * conf->yres * (conf->bpp / 8);
Gabe Black1e797bd2013-05-18 15:58:46 -070097 lcdbase = (uintptr_t)cbmem_add(CBMEM_ID_CONSOLE, fb_size);
98 printk(BIOS_SPEW, "LCD framebuffer base is %p\n", (void *)(lcdbase));
Ronald G. Minnichb48605d2013-04-09 14:35:35 -070099
Ronald G. Minnich2810afa2013-04-18 18:09:24 -0700100 /*
101 * We need to clean and invalidate the framebuffer region and disable
102 * caching as well. We assume that our dcache <--> memory address
103 * space is identity-mapped in 1MB chunks, so align accordingly.
104 *
105 * Note: We may want to do something clever to ensure the framebuffer
106 * region is aligned such that we don't change dcache policy for other
107 * stuff inadvertantly.
108 *
109 * FIXME: Is disabling/re-enabling the MMU entirely necessary?
110 */
111 uint32_t lower = ALIGN_DOWN(lcdbase, MiB);
Gabe Black1e797bd2013-05-18 15:58:46 -0700112 uint32_t upper = ALIGN_UP(lcdbase + fb_size, MiB);
Ronald G. Minnich2810afa2013-04-18 18:09:24 -0700113 dcache_clean_invalidate_by_mva(lower, upper - lower);
114 dcache_mmu_disable();
115 mmu_config_range(lower/MiB, (upper - lower)/MiB, DCACHE_OFF);
116 dcache_mmu_enable();
117
Ronald G. Minniche8a91342013-04-22 10:46:53 -0700118 mmio_resource(dev, 1, lcdbase/KiB, (fb_size + KiB - 1)/KiB);
Ronald G. Minnichb48605d2013-04-09 14:35:35 -0700119 printk(BIOS_DEBUG,
Stefan Reinauer08dc3572013-05-14 16:57:50 -0700120 "Initializing Exynos VGA, base %p\n", (void *)lcdbase);
Ronald G. Minnich2810afa2013-04-18 18:09:24 -0700121 memset((void *)lcdbase, 0, fb_size); /* clear the framebuffer */
Gabe Black1e797bd2013-05-18 15:58:46 -0700122 ret = lcd_ctrl_init(fb_size, &panel, (void *)lcdbase);
Ronald G. Minnichb48605d2013-04-09 14:35:35 -0700123}
124
David Hendricks6802dc82013-02-15 16:18:28 -0800125static void cpu_init(device_t dev)
126{
Ronald G. Minnichb48605d2013-04-09 14:35:35 -0700127 exynos_displayport_init(dev);
David Hendricks3cc0d1e2013-03-26 16:28:21 -0700128 ram_resource(dev, 0, RAM_BASE_KB, RAM_SIZE_KB);
Stefan Reinauer043eb0e2013-05-10 16:21:58 -0700129
Stefan Reinauer08dc3572013-05-14 16:57:50 -0700130 set_cpu_id();
131
132 printk(BIOS_INFO, "CPU: S5P%X @ %ldMHz\n",
133 cpu_id, get_arm_clk() / (1024*1024));
David Hendricks6802dc82013-02-15 16:18:28 -0800134}
135
136static void cpu_noop(device_t dev)
137{
138}
139
140static struct device_operations cpu_ops = {
141 .read_resources = cpu_noop,
142 .set_resources = cpu_noop,
Ronald G. Minnichb48605d2013-04-09 14:35:35 -0700143 .enable_resources = cpu_init,
144 .init = cpu_noop,
David Hendricks6802dc82013-02-15 16:18:28 -0800145 .scan_bus = 0,
146};
147
Ronald G. Minnichb48605d2013-04-09 14:35:35 -0700148static void enable_exynos5250_dev(device_t dev)
David Hendricks6802dc82013-02-15 16:18:28 -0800149{
Ronald G. Minnichb48605d2013-04-09 14:35:35 -0700150 dev->ops = &cpu_ops;
David Hendricks6802dc82013-02-15 16:18:28 -0800151}
152
153struct chip_operations cpu_samsung_exynos5250_ops = {
154 CHIP_NAME("CPU Samsung Exynos 5250")
Ronald G. Minnichb48605d2013-04-09 14:35:35 -0700155 .enable_dev = enable_exynos5250_dev,
David Hendricks6802dc82013-02-15 16:18:28 -0800156};
David Hendricksc01d1382013-03-28 19:04:58 -0700157
158void exynos5250_config_l2_cache(void)
159{
160 uint32_t val;
161
162 /*
163 * Bit 9 - L2 tag RAM setup (1 cycle)
164 * Bits 8:6 - L2 tag RAM latency (3 cycles)
165 * Bit 5 - L2 data RAM setup (1 cycle)
166 * Bits 2:0 - L2 data RAM latency (3 cycles)
167 */
168 val = (1 << 9) | (0x2 << 6) | (1 << 5) | (0x2);
169 write_l2ctlr(val);
170}