Stefan Reinauer | 08dc357 | 2013-05-14 16:57:50 -0700 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the coreboot project. |
| 3 | * |
| 4 | * Copyright 2013 Google Inc. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; version 2 of the License. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
| 14 | * |
| 15 | * You should have received a copy of the GNU General Public License |
| 16 | * along with this program; if not, write to the Free Software |
| 17 | * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA |
| 18 | */ |
| 19 | |
Ronald G. Minnich | b48605d | 2013-04-09 14:35:35 -0700 | [diff] [blame] | 20 | #include <stdlib.h> |
| 21 | #include <string.h> |
| 22 | #include <stddef.h> |
| 23 | #include <delay.h> |
David Hendricks | 6802dc8 | 2013-02-15 16:18:28 -0800 | [diff] [blame] | 24 | #include <console/console.h> |
| 25 | #include <device/device.h> |
Ronald G. Minnich | b48605d | 2013-04-09 14:35:35 -0700 | [diff] [blame] | 26 | #include <cbmem.h> |
Ronald G. Minnich | 2810afa | 2013-04-18 18:09:24 -0700 | [diff] [blame] | 27 | #include <arch/cache.h> |
Stefan Reinauer | 08dc357 | 2013-05-14 16:57:50 -0700 | [diff] [blame] | 28 | #include "fimd.h" |
| 29 | #include "dp-core.h" |
Ronald G. Minnich | b48605d | 2013-04-09 14:35:35 -0700 | [diff] [blame] | 30 | #include "cpu.h" |
Stefan Reinauer | 08dc357 | 2013-05-14 16:57:50 -0700 | [diff] [blame] | 31 | #include "clk.h" |
| 32 | #include "chip.h" |
David Hendricks | 6802dc8 | 2013-02-15 16:18:28 -0800 | [diff] [blame] | 33 | |
David Hendricks | 0f5a3fc | 2013-03-12 20:16:44 -0700 | [diff] [blame] | 34 | #define RAM_BASE_KB (CONFIG_SYS_SDRAM_BASE >> 10) |
| 35 | #define RAM_SIZE_KB (CONFIG_DRAM_SIZE_MB << 10UL) |
David Hendricks | 6802dc8 | 2013-02-15 16:18:28 -0800 | [diff] [blame] | 36 | |
Stefan Reinauer | 08dc357 | 2013-05-14 16:57:50 -0700 | [diff] [blame] | 37 | static unsigned int cpu_id; |
| 38 | static unsigned int cpu_rev; |
| 39 | |
| 40 | static void set_cpu_id(void) |
| 41 | { |
| 42 | cpu_id = readl((void *)EXYNOS_PRO_ID); |
| 43 | cpu_id = (0xC000 | ((cpu_id & 0x00FFF000) >> 12)); |
| 44 | |
| 45 | /* |
| 46 | * 0xC200: EXYNOS4210 EVT0 |
| 47 | * 0xC210: EXYNOS4210 EVT1 |
| 48 | */ |
| 49 | if (cpu_id == 0xC200) { |
| 50 | cpu_id |= 0x10; |
| 51 | cpu_rev = 0; |
| 52 | } else if (cpu_id == 0xC210) { |
| 53 | cpu_rev = 1; |
| 54 | } |
| 55 | } |
| 56 | |
Ronald G. Minnich | b48605d | 2013-04-09 14:35:35 -0700 | [diff] [blame] | 57 | /* we distinguish a display port device from a raw graphics device |
| 58 | * because there are dramatic differences in startup depending on |
| 59 | * graphics usage. To make startup fast and easier to understand and |
| 60 | * debug we explicitly name this common case. The alternate approach, |
| 61 | * involving lots of machine and callbacks, is hard to debug and |
| 62 | * verify. |
| 63 | */ |
| 64 | static void exynos_displayport_init(device_t dev) |
| 65 | { |
| 66 | int ret; |
| 67 | struct cpu_samsung_exynos5250_config *conf = dev->chip_info; |
| 68 | /* put these on the stack. If, at some point, we want to move |
| 69 | * this code to a pre-ram stage, it will be much easier. |
| 70 | */ |
Ronald G. Minnich | b48605d | 2013-04-09 14:35:35 -0700 | [diff] [blame] | 71 | struct exynos5_fimd_panel panel; |
| 72 | unsigned long int fb_size; |
| 73 | u32 lcdbase; |
| 74 | |
Ronald G. Minnich | b48605d | 2013-04-09 14:35:35 -0700 | [diff] [blame] | 75 | memset(&panel, 0, sizeof(panel)); |
| 76 | |
| 77 | panel.is_dp = 1; /* Display I/F is eDP */ |
| 78 | /* while it is true that we did a memset to zero, |
| 79 | * we leave some 'set to zero' entries here to make |
| 80 | * it clear what's going on. Graphics is confusing. |
| 81 | */ |
| 82 | panel.is_mipi = 0; |
| 83 | panel.fixvclk = 0; |
| 84 | panel.ivclk = 0; |
| 85 | panel.clkval_f = conf->clkval_f; |
| 86 | panel.upper_margin = conf->upper_margin; |
| 87 | panel.lower_margin = conf->lower_margin; |
| 88 | panel.vsync = conf->vsync; |
| 89 | panel.left_margin = conf->left_margin; |
| 90 | panel.right_margin = conf->right_margin; |
| 91 | panel.hsync = conf->hsync; |
Ronald G. Minnich | d83c117 | 2013-04-18 16:10:29 -0700 | [diff] [blame] | 92 | panel.xres = conf->xres; |
| 93 | panel.yres = conf->yres; |
Ronald G. Minnich | b48605d | 2013-04-09 14:35:35 -0700 | [diff] [blame] | 94 | |
Gabe Black | 1e797bd | 2013-05-18 15:58:46 -0700 | [diff] [blame] | 95 | /* The size is a magic number from hardware. */ |
Ronald G. Minnich | 2810afa | 2013-04-18 18:09:24 -0700 | [diff] [blame] | 96 | fb_size = conf->xres * conf->yres * (conf->bpp / 8); |
Gabe Black | 1e797bd | 2013-05-18 15:58:46 -0700 | [diff] [blame] | 97 | lcdbase = (uintptr_t)cbmem_add(CBMEM_ID_CONSOLE, fb_size); |
| 98 | printk(BIOS_SPEW, "LCD framebuffer base is %p\n", (void *)(lcdbase)); |
Ronald G. Minnich | b48605d | 2013-04-09 14:35:35 -0700 | [diff] [blame] | 99 | |
Gabe Black | 39fda6d | 2013-05-18 23:06:47 -0700 | [diff] [blame^] | 100 | memset((void *)lcdbase, 0, fb_size); /* clear the framebuffer */ |
| 101 | |
Ronald G. Minnich | 2810afa | 2013-04-18 18:09:24 -0700 | [diff] [blame] | 102 | /* |
| 103 | * We need to clean and invalidate the framebuffer region and disable |
| 104 | * caching as well. We assume that our dcache <--> memory address |
| 105 | * space is identity-mapped in 1MB chunks, so align accordingly. |
| 106 | * |
| 107 | * Note: We may want to do something clever to ensure the framebuffer |
| 108 | * region is aligned such that we don't change dcache policy for other |
| 109 | * stuff inadvertantly. |
Ronald G. Minnich | 2810afa | 2013-04-18 18:09:24 -0700 | [diff] [blame] | 110 | */ |
| 111 | uint32_t lower = ALIGN_DOWN(lcdbase, MiB); |
Gabe Black | 1e797bd | 2013-05-18 15:58:46 -0700 | [diff] [blame] | 112 | uint32_t upper = ALIGN_UP(lcdbase + fb_size, MiB); |
Ronald G. Minnich | 2810afa | 2013-04-18 18:09:24 -0700 | [diff] [blame] | 113 | dcache_clean_invalidate_by_mva(lower, upper - lower); |
Ronald G. Minnich | 2810afa | 2013-04-18 18:09:24 -0700 | [diff] [blame] | 114 | mmu_config_range(lower/MiB, (upper - lower)/MiB, DCACHE_OFF); |
Ronald G. Minnich | 2810afa | 2013-04-18 18:09:24 -0700 | [diff] [blame] | 115 | |
Ronald G. Minnich | e8a9134 | 2013-04-22 10:46:53 -0700 | [diff] [blame] | 116 | mmio_resource(dev, 1, lcdbase/KiB, (fb_size + KiB - 1)/KiB); |
Ronald G. Minnich | b48605d | 2013-04-09 14:35:35 -0700 | [diff] [blame] | 117 | printk(BIOS_DEBUG, |
Stefan Reinauer | 08dc357 | 2013-05-14 16:57:50 -0700 | [diff] [blame] | 118 | "Initializing Exynos VGA, base %p\n", (void *)lcdbase); |
Gabe Black | 1e797bd | 2013-05-18 15:58:46 -0700 | [diff] [blame] | 119 | ret = lcd_ctrl_init(fb_size, &panel, (void *)lcdbase); |
Ronald G. Minnich | b48605d | 2013-04-09 14:35:35 -0700 | [diff] [blame] | 120 | } |
| 121 | |
David Hendricks | 6802dc8 | 2013-02-15 16:18:28 -0800 | [diff] [blame] | 122 | static void cpu_init(device_t dev) |
| 123 | { |
Ronald G. Minnich | b48605d | 2013-04-09 14:35:35 -0700 | [diff] [blame] | 124 | exynos_displayport_init(dev); |
David Hendricks | 3cc0d1e | 2013-03-26 16:28:21 -0700 | [diff] [blame] | 125 | ram_resource(dev, 0, RAM_BASE_KB, RAM_SIZE_KB); |
Stefan Reinauer | 043eb0e | 2013-05-10 16:21:58 -0700 | [diff] [blame] | 126 | |
Stefan Reinauer | 08dc357 | 2013-05-14 16:57:50 -0700 | [diff] [blame] | 127 | set_cpu_id(); |
| 128 | |
| 129 | printk(BIOS_INFO, "CPU: S5P%X @ %ldMHz\n", |
| 130 | cpu_id, get_arm_clk() / (1024*1024)); |
David Hendricks | 6802dc8 | 2013-02-15 16:18:28 -0800 | [diff] [blame] | 131 | } |
| 132 | |
| 133 | static void cpu_noop(device_t dev) |
| 134 | { |
| 135 | } |
| 136 | |
| 137 | static struct device_operations cpu_ops = { |
| 138 | .read_resources = cpu_noop, |
| 139 | .set_resources = cpu_noop, |
Ronald G. Minnich | b48605d | 2013-04-09 14:35:35 -0700 | [diff] [blame] | 140 | .enable_resources = cpu_init, |
| 141 | .init = cpu_noop, |
David Hendricks | 6802dc8 | 2013-02-15 16:18:28 -0800 | [diff] [blame] | 142 | .scan_bus = 0, |
| 143 | }; |
| 144 | |
Ronald G. Minnich | b48605d | 2013-04-09 14:35:35 -0700 | [diff] [blame] | 145 | static void enable_exynos5250_dev(device_t dev) |
David Hendricks | 6802dc8 | 2013-02-15 16:18:28 -0800 | [diff] [blame] | 146 | { |
Ronald G. Minnich | b48605d | 2013-04-09 14:35:35 -0700 | [diff] [blame] | 147 | dev->ops = &cpu_ops; |
David Hendricks | 6802dc8 | 2013-02-15 16:18:28 -0800 | [diff] [blame] | 148 | } |
| 149 | |
| 150 | struct chip_operations cpu_samsung_exynos5250_ops = { |
| 151 | CHIP_NAME("CPU Samsung Exynos 5250") |
Ronald G. Minnich | b48605d | 2013-04-09 14:35:35 -0700 | [diff] [blame] | 152 | .enable_dev = enable_exynos5250_dev, |
David Hendricks | 6802dc8 | 2013-02-15 16:18:28 -0800 | [diff] [blame] | 153 | }; |
David Hendricks | c01d138 | 2013-03-28 19:04:58 -0700 | [diff] [blame] | 154 | |
| 155 | void exynos5250_config_l2_cache(void) |
| 156 | { |
| 157 | uint32_t val; |
| 158 | |
| 159 | /* |
| 160 | * Bit 9 - L2 tag RAM setup (1 cycle) |
| 161 | * Bits 8:6 - L2 tag RAM latency (3 cycles) |
| 162 | * Bit 5 - L2 data RAM setup (1 cycle) |
| 163 | * Bits 2:0 - L2 data RAM latency (3 cycles) |
| 164 | */ |
| 165 | val = (1 << 9) | (0x2 << 6) | (1 << 5) | (0x2); |
| 166 | write_l2ctlr(val); |
| 167 | } |