blob: 49cf5ddf657d02c6eac74c840837df99ad709130 [file] [log] [blame]
Yidi Lin3d7b6062015-07-31 17:10:40 +08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright 2015 MediaTek Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Yidi Lin3d7b6062015-07-31 17:10:40 +080014 */
15
16#include <arch/io.h>
henryc.chen31ae3142015-07-31 17:10:52 +080017#include <boardid.h>
Yidi Lin3d7b6062015-07-31 17:10:40 +080018#include <bootblock_common.h>
19#include <delay.h>
Biao Huang9d48e172015-07-31 17:10:56 +080020#include <soc/gpio.h>
jun.gaof059e972015-12-17 16:59:55 +080021#include <soc/i2c.h>
henryc.chen31ae3142015-07-31 17:10:52 +080022#include <soc/mt6391.h>
Yidi Lin3d7b6062015-07-31 17:10:40 +080023#include <soc/pericfg.h>
Biao Huang9d48e172015-07-31 17:10:56 +080024#include <soc/pinmux.h>
Leilk Liu26105942015-07-31 17:10:46 +080025#include <soc/spi.h>
Biao Huang9d48e172015-07-31 17:10:56 +080026
Yidi Lin65873ca2015-07-31 17:10:57 +080027#include "gpio.h"
28
Biao Huang9d48e172015-07-31 17:10:56 +080029static void i2c_set_gpio_pinmux(void)
30{
31 gpio_set_mode(PAD_SDA1, PAD_SDA1_FUNC_SDA1);
32 gpio_set_mode(PAD_SCL1, PAD_SCL1_FUNC_SCL1);
33 gpio_set_mode(PAD_SDA4, PAD_SDA4_FUNC_SDA4);
34 gpio_set_mode(PAD_SCL4, PAD_SCL4_FUNC_SCL4);
35}
Yidi Lin3d7b6062015-07-31 17:10:40 +080036
mtk05962a3f7fe82015-10-16 13:42:49 +080037static void nor_set_gpio_pinmux(void)
38{
39 /* Set driving strength of EINT4~EINT9 to 8mA
40 * 0: 2mA
41 * 1: 4mA
42 * 2: 8mA
43 * 3: 16mA
44 */
45 /* EINT4: 0x10005B20[14:13] */
46 clrsetbits_le16(&mt8173_gpio->drv_mode[2].val, 0xf << 12, 2 << 13);
47 /* EINT5~EINT9: 0x10005B30[2:1] */
48 clrsetbits_le16(&mt8173_gpio->drv_mode[3].val, 0xf << 0, 2 << 1),
49
50 gpio_set_pull(PAD_EINT4, GPIO_PULL_ENABLE, GPIO_PULL_UP);
51 gpio_set_pull(PAD_EINT5, GPIO_PULL_ENABLE, GPIO_PULL_UP);
52 gpio_set_pull(PAD_EINT6, GPIO_PULL_ENABLE, GPIO_PULL_UP);
53 gpio_set_pull(PAD_EINT7, GPIO_PULL_ENABLE, GPIO_PULL_UP);
54 gpio_set_pull(PAD_EINT8, GPIO_PULL_ENABLE, GPIO_PULL_UP);
55 gpio_set_pull(PAD_EINT9, GPIO_PULL_ENABLE, GPIO_PULL_UP);
56
57 gpio_set_mode(PAD_EINT4, PAD_EINT4_FUNC_SFWP_B);
58 gpio_set_mode(PAD_EINT5, PAD_EINT5_FUNC_SFOUT);
59 gpio_set_mode(PAD_EINT6, PAD_EINT6_FUNC_SFCS0);
60 gpio_set_mode(PAD_EINT7, PAD_EINT7_FUNC_SFHOLD);
61 gpio_set_mode(PAD_EINT8, PAD_EINT8_FUNC_SFIN);
62 gpio_set_mode(PAD_EINT9, PAD_EINT9_FUNC_SFCK);
63}
64
Yidi Lin3d7b6062015-07-31 17:10:40 +080065void bootblock_mainboard_early_init(void)
66{
67 /* Clear UART0 power down signal */
68 clrbits_le32(&mt8173_pericfg->pdn0_set, PERICFG_UART0_PDN);
69}
70
71void bootblock_mainboard_init(void)
72{
Biao Huang9d48e172015-07-31 17:10:56 +080073 /* adjust gpio params when external voltage is 1.8V */
74 gpio_init(GPIO_EINT_1P8V);
75
76 /* set i2c related gpio */
77 i2c_set_gpio_pinmux();
Yidi Lin65873ca2015-07-31 17:10:57 +080078
mtk05962a3f7fe82015-10-16 13:42:49 +080079 /* set nor related GPIO */
80 nor_set_gpio_pinmux();
81
jun.gaof059e972015-12-17 16:59:55 +080082 /* Init i2c bus 2 Timing register for TPM */
83 mtk_i2c_bus_init(CONFIG_DRIVER_TPM_I2C_BUS);
84
Leilk Liu26105942015-07-31 17:10:46 +080085 mtk_spi_init(CONFIG_EC_GOOGLE_CHROMEEC_SPI_BUS, SPI_PAD1_MASK, 6*MHz);
86
Yidi Lin65873ca2015-07-31 17:10:57 +080087 setup_chromeos_gpios();
henryc.chen31ae3142015-07-31 17:10:52 +080088
89 if (board_id() < 4)
90 mt6391_enable_reset_when_ap_resets();
Yidi Lin3d7b6062015-07-31 17:10:40 +080091}