blob: efb489fb15ef52b11506ca54f036fe6cb69fc3c6 [file] [log] [blame]
Yidi Lin3d7b6062015-07-31 17:10:40 +08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright 2015 MediaTek Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Yidi Lin3d7b6062015-07-31 17:10:40 +080014 */
15
16#include <arch/io.h>
henryc.chen31ae3142015-07-31 17:10:52 +080017#include <boardid.h>
Yidi Lin3d7b6062015-07-31 17:10:40 +080018#include <bootblock_common.h>
19#include <delay.h>
Biao Huang9d48e172015-07-31 17:10:56 +080020#include <soc/gpio.h>
henryc.chen31ae3142015-07-31 17:10:52 +080021#include <soc/mt6391.h>
Yidi Lin3d7b6062015-07-31 17:10:40 +080022#include <soc/pericfg.h>
Biao Huang9d48e172015-07-31 17:10:56 +080023#include <soc/pinmux.h>
Leilk Liu26105942015-07-31 17:10:46 +080024#include <soc/spi.h>
Biao Huang9d48e172015-07-31 17:10:56 +080025
Yidi Lin65873ca2015-07-31 17:10:57 +080026#include "gpio.h"
27
Biao Huang9d48e172015-07-31 17:10:56 +080028static void i2c_set_gpio_pinmux(void)
29{
30 gpio_set_mode(PAD_SDA1, PAD_SDA1_FUNC_SDA1);
31 gpio_set_mode(PAD_SCL1, PAD_SCL1_FUNC_SCL1);
32 gpio_set_mode(PAD_SDA4, PAD_SDA4_FUNC_SDA4);
33 gpio_set_mode(PAD_SCL4, PAD_SCL4_FUNC_SCL4);
34}
Yidi Lin3d7b6062015-07-31 17:10:40 +080035
mtk05962a3f7fe82015-10-16 13:42:49 +080036static void nor_set_gpio_pinmux(void)
37{
38 /* Set driving strength of EINT4~EINT9 to 8mA
39 * 0: 2mA
40 * 1: 4mA
41 * 2: 8mA
42 * 3: 16mA
43 */
44 /* EINT4: 0x10005B20[14:13] */
45 clrsetbits_le16(&mt8173_gpio->drv_mode[2].val, 0xf << 12, 2 << 13);
46 /* EINT5~EINT9: 0x10005B30[2:1] */
47 clrsetbits_le16(&mt8173_gpio->drv_mode[3].val, 0xf << 0, 2 << 1),
48
49 gpio_set_pull(PAD_EINT4, GPIO_PULL_ENABLE, GPIO_PULL_UP);
50 gpio_set_pull(PAD_EINT5, GPIO_PULL_ENABLE, GPIO_PULL_UP);
51 gpio_set_pull(PAD_EINT6, GPIO_PULL_ENABLE, GPIO_PULL_UP);
52 gpio_set_pull(PAD_EINT7, GPIO_PULL_ENABLE, GPIO_PULL_UP);
53 gpio_set_pull(PAD_EINT8, GPIO_PULL_ENABLE, GPIO_PULL_UP);
54 gpio_set_pull(PAD_EINT9, GPIO_PULL_ENABLE, GPIO_PULL_UP);
55
56 gpio_set_mode(PAD_EINT4, PAD_EINT4_FUNC_SFWP_B);
57 gpio_set_mode(PAD_EINT5, PAD_EINT5_FUNC_SFOUT);
58 gpio_set_mode(PAD_EINT6, PAD_EINT6_FUNC_SFCS0);
59 gpio_set_mode(PAD_EINT7, PAD_EINT7_FUNC_SFHOLD);
60 gpio_set_mode(PAD_EINT8, PAD_EINT8_FUNC_SFIN);
61 gpio_set_mode(PAD_EINT9, PAD_EINT9_FUNC_SFCK);
62}
63
Yidi Lin3d7b6062015-07-31 17:10:40 +080064void bootblock_mainboard_early_init(void)
65{
66 /* Clear UART0 power down signal */
67 clrbits_le32(&mt8173_pericfg->pdn0_set, PERICFG_UART0_PDN);
68}
69
70void bootblock_mainboard_init(void)
71{
Biao Huang9d48e172015-07-31 17:10:56 +080072 /* adjust gpio params when external voltage is 1.8V */
73 gpio_init(GPIO_EINT_1P8V);
74
75 /* set i2c related gpio */
76 i2c_set_gpio_pinmux();
Yidi Lin65873ca2015-07-31 17:10:57 +080077
mtk05962a3f7fe82015-10-16 13:42:49 +080078 /* set nor related GPIO */
79 nor_set_gpio_pinmux();
80
Leilk Liu26105942015-07-31 17:10:46 +080081 mtk_spi_init(CONFIG_EC_GOOGLE_CHROMEEC_SPI_BUS, SPI_PAD1_MASK, 6*MHz);
82
Yidi Lin65873ca2015-07-31 17:10:57 +080083 setup_chromeos_gpios();
henryc.chen31ae3142015-07-31 17:10:52 +080084
85 if (board_id() < 4)
86 mt6391_enable_reset_when_ap_resets();
Yidi Lin3d7b6062015-07-31 17:10:40 +080087}