blob: eb413a1329ccc72aecd5cae3bd17e4f82a97c3ea [file] [log] [blame]
huang linc14b54d2016-03-02 18:38:40 +08001/*
2 * This file is part of the coreboot project.
3 *
4 * Copyright 2016 Rockchip Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
huang linc14b54d2016-03-02 18:38:40 +080014 */
15
Lin Huanga1f82a32016-03-09 18:08:20 +080016#include <assert.h>
17#include <console/console.h>
18#include <delay.h>
19#include <soc/addressmap.h>
huang linc14b54d2016-03-02 18:38:40 +080020#include <soc/clock.h>
Lin Huangf5702e72016-03-19 22:45:19 +080021#include <soc/grf.h>
huang lin4f173742016-03-02 18:46:24 +080022#include <soc/i2c.h>
Lin Huanga1f82a32016-03-09 18:08:20 +080023#include <soc/soc.h>
24#include <stdint.h>
25#include <stdlib.h>
26#include <string.h>
27
28struct pll_div {
29 u32 refdiv;
30 u32 fbdiv;
31 u32 postdiv1;
32 u32 postdiv2;
33 u32 frac;
Lin Huange3d78b82016-06-28 11:10:54 +080034 u32 freq;
Lin Huanga1f82a32016-03-09 18:08:20 +080035};
36
37#define PLL_DIVISORS(hz, _refdiv, _postdiv1, _postdiv2) {\
38 .refdiv = _refdiv,\
39 .fbdiv = (u32)((u64)hz * _refdiv * _postdiv1 * _postdiv2 / OSC_HZ),\
Lin Huange3d78b82016-06-28 11:10:54 +080040 .postdiv1 = _postdiv1, .postdiv2 = _postdiv2, .freq = hz};\
Lin Huanga1f82a32016-03-09 18:08:20 +080041 _Static_assert(((u64)hz * _refdiv * _postdiv1 * _postdiv2 / OSC_HZ) *\
42 OSC_HZ / (_refdiv * _postdiv1 * _postdiv2) == hz,\
Julius Werner8e42bd1c2016-11-01 15:24:54 -070043 STRINGIFY(hz) " Hz cannot be hit with PLL "\
Lin Huanga1f82a32016-03-09 18:08:20 +080044 "divisors on line " STRINGIFY(__LINE__))
45
Julius Werner8e42bd1c2016-11-01 15:24:54 -070046static const struct pll_div gpll_init_cfg = PLL_DIVISORS(GPLL_HZ, 1, 4, 1);
47static const struct pll_div cpll_init_cfg = PLL_DIVISORS(CPLL_HZ, 1, 3, 1);
48static const struct pll_div ppll_init_cfg = PLL_DIVISORS(PPLL_HZ, 3, 2, 1);
Lin Huanga1f82a32016-03-09 18:08:20 +080049
Eric Gao61e6c442016-07-29 12:34:32 +080050static const struct pll_div apll_1512_cfg = PLL_DIVISORS(1512*MHz, 1, 1, 1);
51static const struct pll_div apll_600_cfg = PLL_DIVISORS(600*MHz, 1, 3, 1);
Lin Huanga1f82a32016-03-09 18:08:20 +080052
Lin Huang3d703bc2016-06-28 14:19:18 +080053static const struct pll_div *apll_cfgs[] = {
Eric Gao61e6c442016-07-29 12:34:32 +080054 [APLL_1512_MHZ] = &apll_1512_cfg,
Lin Huang3d703bc2016-06-28 14:19:18 +080055 [APLL_600_MHZ] = &apll_600_cfg,
Lin Huanga1f82a32016-03-09 18:08:20 +080056};
57
58enum {
59 /* PLL_CON0 */
60 PLL_FBDIV_MASK = 0xfff,
61 PLL_FBDIV_SHIFT = 0,
62
63 /* PLL_CON1 */
64 PLL_POSTDIV2_MASK = 0x7,
65 PLL_POSTDIV2_SHIFT = 12,
66 PLL_POSTDIV1_MASK = 0x7,
67 PLL_POSTDIV1_SHIFT = 8,
68 PLL_REFDIV_MASK = 0x3f,
69 PLL_REFDIV_SHIFT = 0,
70
71 /* PLL_CON2 */
72 PLL_LOCK_STATUS_MASK = 1,
73 PLL_LOCK_STATUS_SHIFT = 31,
74 PLL_FRACDIV_MASK = 0xffffff,
75 PLL_FRACDIV_SHIFT = 0,
76
77 /* PLL_CON3 */
78 PLL_MODE_MASK = 3,
79 PLL_MODE_SHIFT = 8,
80 PLL_MODE_SLOW = 0,
81 PLL_MODE_NORM,
82 PLL_MODE_DEEP,
83 PLL_DSMPD_MASK = 1,
84 PLL_DSMPD_SHIFT = 3,
85 PLL_INTEGER_MODE = 1,
86
87 /* PMUCRU_CLKSEL_CON0 */
88 PMU_PCLK_DIV_CON_MASK = 0x1f,
89 PMU_PCLK_DIV_CON_SHIFT = 0,
90
Shunqian Zheng347c83c2016-04-13 22:34:39 +080091 /* PMUCRU_CLKSEL_CON1 */
92 SPI3_PLL_SEL_MASK = 1,
93 SPI3_PLL_SEL_SHIFT = 7,
94 SPI3_PLL_SEL_24M = 0,
95 SPI3_PLL_SEL_PPLL = 1,
96 SPI3_DIV_CON_MASK = 0x7f,
97 SPI3_DIV_CON_SHIFT = 0x0,
98
huang lin4f173742016-03-02 18:46:24 +080099 /* PMUCRU_CLKSEL_CON2 */
100 I2C_DIV_CON_MASK = 0x7f,
101 I2C8_DIV_CON_SHIFT = 8,
102 I2C0_DIV_CON_SHIFT = 0,
103
104 /* PMUCRU_CLKSEL_CON3 */
105 I2C4_DIV_CON_SHIFT = 0,
106
Lin Huangbdd06de2016-06-28 15:21:20 +0800107 /* CLKSEL_CON0 / CLKSEL_CON2 */
108 ACLKM_CORE_DIV_CON_MASK = 0x1f,
109 ACLKM_CORE_DIV_CON_SHIFT = 8,
110 CLK_CORE_PLL_SEL_MASK = 3,
111 CLK_CORE_PLL_SEL_SHIFT = 6,
112 CLK_CORE_PLL_SEL_ALPLL = 0x0,
113 CLK_CORE_PLL_SEL_ABPLL = 0x1,
114 CLK_CORE_PLL_SEL_DPLL = 0x10,
115 CLK_CORE_PLL_SEL_GPLL = 0x11,
116 CLK_CORE_DIV_MASK = 0x1f,
117 CLK_CORE_DIV_SHIFT = 0,
Lin Huanga1f82a32016-03-09 18:08:20 +0800118
Lin Huangbdd06de2016-06-28 15:21:20 +0800119 /* CLKSEL_CON1 / CLKSEL_CON3 */
120 PCLK_DBG_DIV_MASK = 0x1f,
121 PCLK_DBG_DIV_SHIFT = 0x8,
122 ATCLK_CORE_DIV_MASK = 0x1f,
123 ATCLK_CORE_DIV_SHIFT = 0,
Lin Huanga1f82a32016-03-09 18:08:20 +0800124
125 /* CLKSEL_CON14 */
126 PCLK_PERIHP_DIV_CON_MASK = 0x7,
127 PCLK_PERIHP_DIV_CON_SHIFT = 12,
128 HCLK_PERIHP_DIV_CON_MASK = 3,
129 HCLK_PERIHP_DIV_CON_SHIFT = 8,
130 ACLK_PERIHP_PLL_SEL_MASK = 1,
131 ACLK_PERIHP_PLL_SEL_SHIFT = 7,
132 ACLK_PERIHP_PLL_SEL_CPLL = 0,
133 ACLK_PERIHP_PLL_SEL_GPLL = 1,
134 ACLK_PERIHP_DIV_CON_MASK = 0x1f,
135 ACLK_PERIHP_DIV_CON_SHIFT = 0,
136
Lin Huang2f7ed8d2016-04-08 18:56:20 +0800137 /* CLKSEL_CON21 */
138 ACLK_EMMC_PLL_SEL_MASK = 0x1,
139 ACLK_EMMC_PLL_SEL_SHIFT = 7,
140 ACLK_EMMC_PLL_SEL_GPLL = 0x1,
141 ACLK_EMMC_DIV_CON_MASK = 0x1f,
142 ACLK_EMMC_DIV_CON_SHIFT = 0,
143
144 /* CLKSEL_CON22 */
145 CLK_EMMC_PLL_MASK = 0x7,
146 CLK_EMMC_PLL_SHIFT = 8,
147 CLK_EMMC_PLL_SEL_GPLL = 0x1,
148 CLK_EMMC_DIV_CON_MASK = 0x7f,
149 CLK_EMMC_DIV_CON_SHIFT = 0,
150
Lin Huanga1f82a32016-03-09 18:08:20 +0800151 /* CLKSEL_CON23 */
152 PCLK_PERILP0_DIV_CON_MASK = 0x7,
153 PCLK_PERILP0_DIV_CON_SHIFT = 12,
154 HCLK_PERILP0_DIV_CON_MASK = 3,
155 HCLK_PERILP0_DIV_CON_SHIFT = 8,
156 ACLK_PERILP0_PLL_SEL_MASK = 1,
157 ACLK_PERILP0_PLL_SEL_SHIFT = 7,
158 ACLK_PERILP0_PLL_SEL_CPLL = 0,
159 ACLK_PERILP0_PLL_SEL_GPLL = 1,
160 ACLK_PERILP0_DIV_CON_MASK = 0x1f,
161 ACLK_PERILP0_DIV_CON_SHIFT = 0,
162
163 /* CLKSEL_CON25 */
164 PCLK_PERILP1_DIV_CON_MASK = 0x7,
165 PCLK_PERILP1_DIV_CON_SHIFT = 8,
166 HCLK_PERILP1_PLL_SEL_MASK = 1,
167 HCLK_PERILP1_PLL_SEL_SHIFT = 7,
168 HCLK_PERILP1_PLL_SEL_CPLL = 0,
169 HCLK_PERILP1_PLL_SEL_GPLL = 1,
170 HCLK_PERILP1_DIV_CON_MASK = 0x1f,
171 HCLK_PERILP1_DIV_CON_SHIFT = 0,
Shunqian Zhengce60d5a2016-04-21 23:53:08 +0800172
Lin Huangbf48fbb2016-03-23 19:24:53 +0800173 /* CLKSEL_CON26 */
174 CLK_SARADC_DIV_CON_MASK = 0xff,
175 CLK_SARADC_DIV_CON_SHIFT = 8,
176
Shunqian Zhengf4181ce2016-05-06 16:50:48 +0800177 /* CLKSEL_CON27 */
178 CLK_TSADC_SEL_X24M = 0x0,
179 CLK_TSADC_SEL_MASK = 1,
180 CLK_TSADC_SEL_SHIFT = 15,
181 CLK_TSADC_DIV_CON_MASK = 0x3ff,
182 CLK_TSADC_DIV_CON_SHIFT = 0,
183
Lin Huang4ecccff2017-01-18 09:44:34 +0800184 /* CLKSEL_CON44 */
185 CLK_PCLK_EDP_PLL_SEL_MASK = 1,
186 CLK_PCLK_EDP_PLL_SEL_SHIFT = 15,
187 CLK_PCLK_EDP_PLL_SEL_CPLL = 0,
188 CLK_PCLK_EDP_DIV_CON_MASK = 0x3f,
189 CLK_PCLK_EDP_DIV_CON_SHIFT = 8,
190
Shunqian Zhengc7f32a52016-05-04 15:54:37 +0800191 /* CLKSEL_CON47 & CLKSEL_CON48 */
192 ACLK_VOP_PLL_SEL_MASK = 0x3,
193 ACLK_VOP_PLL_SEL_SHIFT = 6,
194 ACLK_VOP_PLL_SEL_CPLL = 0x1,
195 ACLK_VOP_DIV_CON_MASK = 0x1f,
196 ACLK_VOP_DIV_CON_SHIFT = 0,
197
198 /* CLKSEL_CON49 & CLKSEL_CON50 */
199 DCLK_VOP_DCLK_SEL_MASK = 1,
200 DCLK_VOP_DCLK_SEL_SHIFT = 11,
201 DCLK_VOP_DCLK_SEL_DIVOUT = 0,
202 DCLK_VOP_PLL_SEL_MASK = 3,
203 DCLK_VOP_PLL_SEL_SHIFT = 8,
204 DCLK_VOP_PLL_SEL_VPLL = 0,
205 DCLK_VOP_DIV_CON_MASK = 0xff,
206 DCLK_VOP_DIV_CON_SHIFT = 0,
207
Shunqian Zheng347c83c2016-04-13 22:34:39 +0800208 /* CLKSEL_CON58 */
209 CLK_SPI_PLL_SEL_MASK = 1,
210 CLK_SPI_PLL_SEL_CPLL = 0,
211 CLK_SPI_PLL_SEL_GPLL = 1,
212 CLK_SPI_PLL_DIV_CON_MASK = 0x7f,
213 CLK_SPI5_PLL_DIV_CON_SHIFT = 8,
214 CLK_SPI5_PLL_SEL_SHIFT = 15,
215
216 /* CLKSEL_CON59 */
217 CLK_SPI1_PLL_SEL_SHIFT = 15,
218 CLK_SPI1_PLL_DIV_CON_SHIFT = 8,
219 CLK_SPI0_PLL_SEL_SHIFT = 7,
220 CLK_SPI0_PLL_DIV_CON_SHIFT = 0,
221
222 /* CLKSEL_CON60 */
223 CLK_SPI4_PLL_SEL_SHIFT = 15,
224 CLK_SPI4_PLL_DIV_CON_SHIFT = 8,
225 CLK_SPI2_PLL_SEL_SHIFT = 7,
226 CLK_SPI2_PLL_DIV_CON_SHIFT = 0,
227
huang lin4f173742016-03-02 18:46:24 +0800228 /* CLKSEL_CON61 */
229 CLK_I2C_PLL_SEL_MASK = 1,
230 CLK_I2C_PLL_SEL_CPLL = 0,
231 CLK_I2C_PLL_SEL_GPLL = 1,
232 CLK_I2C5_PLL_SEL_SHIFT = 15,
233 CLK_I2C5_DIV_CON_SHIFT = 8,
234 CLK_I2C1_PLL_SEL_SHIFT = 7,
235 CLK_I2C1_DIV_CON_SHIFT = 0,
236
237 /* CLKSEL_CON62 */
238 CLK_I2C6_PLL_SEL_SHIFT = 15,
239 CLK_I2C6_DIV_CON_SHIFT = 8,
240 CLK_I2C2_PLL_SEL_SHIFT = 7,
241 CLK_I2C2_DIV_CON_SHIFT = 0,
242
243 /* CLKSEL_CON63 */
244 CLK_I2C7_PLL_SEL_SHIFT = 15,
245 CLK_I2C7_DIV_CON_SHIFT = 8,
246 CLK_I2C3_PLL_SEL_SHIFT = 7,
247 CLK_I2C3_DIV_CON_SHIFT = 0,
248
Shunqian Zhengce60d5a2016-04-21 23:53:08 +0800249 /* CRU_SOFTRST_CON4 */
250 RESETN_DDR0_REQ_MASK = 1,
251 RESETN_DDR0_REQ_SHIFT = 8,
252 RESETN_DDRPHY0_REQ_MASK = 1,
253 RESETN_DDRPHY0_REQ_SHIFT = 9,
254 RESETN_DDR1_REQ_MASK = 1,
255 RESETN_DDR1_REQ_SHIFT = 12,
256 RESETN_DDRPHY1_REQ_MASK = 1,
257 RESETN_DDRPHY1_REQ_SHIFT = 13,
Lin Huanga1f82a32016-03-09 18:08:20 +0800258};
259
260#define VCO_MAX_KHZ (3200 * (MHz / KHz))
261#define VCO_MIN_KHZ (800 * (MHz / KHz))
262#define OUTPUT_MAX_KHZ (3200 * (MHz / KHz))
263#define OUTPUT_MIN_KHZ (16 * (MHz / KHz))
264
265/* the div restrictions of pll in integer mode,
266 * these are defined in * CRU_*PLL_CON0 or PMUCRU_*PLL_CON0
267 */
268#define PLL_DIV_MIN 16
269#define PLL_DIV_MAX 3200
270
271/* How to calculate the PLL(from TRM V0.3 Part 1 Page 63):
272 * Formulas also embedded within the Fractional PLL Verilog model:
273 * If DSMPD = 1 (DSM is disabled, "integer mode")
274 * FOUTVCO = FREF / REFDIV * FBDIV
275 * FOUTPOSTDIV = FOUTVCO / POSTDIV1 / POSTDIV2
276 * Where:
277 * FOUTVCO = Fractional PLL non-divided output frequency
278 * FOUTPOSTDIV = Fractional PLL divided output frequency
279 * (output of second post divider)
280 * FREF = Fractional PLL input reference frequency, (the OSC_HZ 24MHz input)
281 * REFDIV = Fractional PLL input reference clock divider
282 * FBDIV = Integer value programmed into feedback divide
283 *
284 */
285static void rkclk_set_pll(u32 *pll_con, const struct pll_div *div)
286{
287 /* All 8 PLLs have same VCO and output frequency range restrictions. */
288 u32 vco_khz = OSC_HZ / 1000 * div->fbdiv / div->refdiv;
289 u32 output_khz = vco_khz / div->postdiv1 / div->postdiv2;
290
291 printk(BIOS_DEBUG, "PLL at %p: fbdiv=%d, refdiv=%d, postdiv1=%d, "
292 "postdiv2=%d, vco=%u khz, output=%u khz\n",
293 pll_con, div->fbdiv, div->refdiv, div->postdiv1,
294 div->postdiv2, vco_khz, output_khz);
295 assert(vco_khz >= VCO_MIN_KHZ && vco_khz <= VCO_MAX_KHZ &&
296 output_khz >= OUTPUT_MIN_KHZ && output_khz <= OUTPUT_MAX_KHZ &&
297 div->fbdiv >= PLL_DIV_MIN && div->fbdiv <= PLL_DIV_MAX);
298
299 /* When power on or changing PLL setting,
300 * we must force PLL into slow mode to ensure output stable clock.
301 */
302 write32(&pll_con[3], RK_CLRSETBITS(PLL_MODE_MASK << PLL_MODE_SHIFT,
303 PLL_MODE_SLOW << PLL_MODE_SHIFT));
304
305 /* use integer mode */
306 write32(&pll_con[3],
307 RK_CLRSETBITS(PLL_DSMPD_MASK << PLL_DSMPD_SHIFT,
308 PLL_INTEGER_MODE << PLL_DSMPD_SHIFT));
309
310 write32(&pll_con[0], RK_CLRSETBITS(PLL_FBDIV_MASK << PLL_FBDIV_SHIFT,
311 div->fbdiv << PLL_FBDIV_SHIFT));
312 write32(&pll_con[1],
313 RK_CLRSETBITS(PLL_POSTDIV2_MASK << PLL_POSTDIV2_SHIFT |
314 PLL_POSTDIV1_MASK << PLL_POSTDIV1_SHIFT |
315 PLL_REFDIV_MASK | PLL_REFDIV_SHIFT,
316 (div->postdiv2 << PLL_POSTDIV2_SHIFT) |
317 (div->postdiv1 << PLL_POSTDIV1_SHIFT) |
318 (div->refdiv << PLL_REFDIV_SHIFT)));
319
320 /* waiting for pll lock */
321 while (!(read32(&pll_con[2]) & (1 << PLL_LOCK_STATUS_SHIFT)))
322 udelay(1);
323
324 /* pll enter normal mode */
325 write32(&pll_con[3], RK_CLRSETBITS(PLL_MODE_MASK << PLL_MODE_SHIFT,
326 PLL_MODE_NORM << PLL_MODE_SHIFT));
327}
328
Shunqian Zhengc7f32a52016-05-04 15:54:37 +0800329static int pll_para_config(u32 freq_hz, struct pll_div *div)
330{
331 u32 ref_khz = OSC_HZ / KHz, refdiv, fbdiv = 0;
332 u32 postdiv1, postdiv2 = 1;
333 u32 fref_khz;
334 u32 diff_khz, best_diff_khz;
335 const u32 max_refdiv = 63, max_fbdiv = 3200, min_fbdiv = 16;
336 const u32 max_postdiv1 = 7, max_postdiv2 = 7;
337 u32 vco_khz;
338 u32 freq_khz = freq_hz / KHz;
339
340 if (!freq_hz) {
341 printk(BIOS_ERR, "%s: the frequency can't be 0 Hz\n", __func__);
342 return -1;
343 }
344
345 postdiv1 = div_round_up(VCO_MIN_KHZ, freq_khz);
346 if (postdiv1 > max_postdiv1) {
347 postdiv2 = div_round_up(postdiv1, max_postdiv1);
348 postdiv1 = div_round_up(postdiv1, postdiv2);
349 }
350
351 vco_khz = freq_khz * postdiv1 * postdiv2;
352
353 if (vco_khz < VCO_MIN_KHZ || vco_khz > VCO_MAX_KHZ ||
354 postdiv2 > max_postdiv2) {
355 printk(BIOS_ERR, "%s: Cannot find out a supported VCO"
356 " for Frequency (%uHz).\n", __func__, freq_hz);
357 return -1;
358 }
359
360 div->postdiv1 = postdiv1;
361 div->postdiv2 = postdiv2;
362
363 best_diff_khz = vco_khz;
364 for (refdiv = 1; refdiv < max_refdiv && best_diff_khz; refdiv++) {
365 fref_khz = ref_khz / refdiv;
366
367 fbdiv = vco_khz / fref_khz;
368 if ((fbdiv >= max_fbdiv) || (fbdiv <= min_fbdiv))
369 continue;
370 diff_khz = vco_khz - fbdiv * fref_khz;
371 if (fbdiv + 1 < max_fbdiv && diff_khz > fref_khz / 2) {
372 fbdiv++;
373 diff_khz = fref_khz - diff_khz;
374 }
375
376 if (diff_khz >= best_diff_khz)
377 continue;
378
379 best_diff_khz = diff_khz;
380 div->refdiv = refdiv;
381 div->fbdiv = fbdiv;
382 }
383
384 if (best_diff_khz > 4 * (MHz/KHz)) {
385 printk(BIOS_ERR, "%s: Failed to match output frequency %u, "
386 "difference is %u Hz,exceed 4MHZ\n", __func__, freq_hz,
387 best_diff_khz * KHz);
388 return -1;
389 }
390 return 0;
391}
392
Lin Huanga1f82a32016-03-09 18:08:20 +0800393void rkclk_init(void)
394{
395 u32 aclk_div;
396 u32 hclk_div;
397 u32 pclk_div;
398
399 /* some cru registers changed by bootrom, we'd better reset them to
400 * reset/default values described in TRM to avoid confusion in kernel.
401 * Please consider these threee lines as a fix of bootrom bug.
402 */
403 write32(&cru_ptr->clksel_con[12], 0xffff4101);
404 write32(&cru_ptr->clksel_con[19], 0xffff033f);
405 write32(&cru_ptr->clksel_con[56], 0x00030003);
406
407 /* configure pmu pll(ppll) */
408 rkclk_set_pll(&pmucru_ptr->ppll_con[0], &ppll_init_cfg);
409
410 /* configure pmu pclk */
411 pclk_div = PPLL_HZ / PMU_PCLK_HZ - 1;
Julius Werner8e42bd1c2016-11-01 15:24:54 -0700412 assert((unsigned int)(PPLL_HZ - (pclk_div + 1) * PMU_PCLK_HZ) <= pclk_div
413 && pclk_div <= 0x1f);
Lin Huanga1f82a32016-03-09 18:08:20 +0800414 write32(&pmucru_ptr->pmucru_clksel[0],
415 RK_CLRSETBITS(PMU_PCLK_DIV_CON_MASK << PMU_PCLK_DIV_CON_SHIFT,
416 pclk_div << PMU_PCLK_DIV_CON_SHIFT));
417
418 /* configure gpll cpll */
419 rkclk_set_pll(&cru_ptr->gpll_con[0], &gpll_init_cfg);
420 rkclk_set_pll(&cru_ptr->cpll_con[0], &cpll_init_cfg);
421
422 /* configure perihp aclk, hclk, pclk */
423 aclk_div = GPLL_HZ / PERIHP_ACLK_HZ - 1;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700424 assert((aclk_div + 1) * PERIHP_ACLK_HZ == GPLL_HZ && aclk_div <= 0x1f);
Lin Huanga1f82a32016-03-09 18:08:20 +0800425
426 hclk_div = PERIHP_ACLK_HZ / PERIHP_HCLK_HZ - 1;
427 assert((hclk_div + 1) * PERIHP_HCLK_HZ ==
Julius Wernerb37c8c02016-09-06 14:09:16 -0700428 PERIHP_ACLK_HZ && (hclk_div <= 0x3));
Lin Huanga1f82a32016-03-09 18:08:20 +0800429
430 pclk_div = PERIHP_ACLK_HZ / PERIHP_PCLK_HZ - 1;
431 assert((pclk_div + 1) * PERIHP_PCLK_HZ ==
Julius Wernerb37c8c02016-09-06 14:09:16 -0700432 PERIHP_ACLK_HZ && (pclk_div <= 0x7));
Lin Huanga1f82a32016-03-09 18:08:20 +0800433
434 write32(&cru_ptr->clksel_con[14],
435 RK_CLRSETBITS(PCLK_PERIHP_DIV_CON_MASK <<
436 PCLK_PERIHP_DIV_CON_SHIFT |
437 HCLK_PERIHP_DIV_CON_MASK <<
438 HCLK_PERIHP_DIV_CON_SHIFT |
439 ACLK_PERIHP_PLL_SEL_MASK <<
440 ACLK_PERIHP_PLL_SEL_SHIFT |
441 ACLK_PERIHP_DIV_CON_MASK <<
442 ACLK_PERIHP_DIV_CON_SHIFT,
443 pclk_div << PCLK_PERIHP_DIV_CON_SHIFT |
444 hclk_div << HCLK_PERIHP_DIV_CON_SHIFT |
445 ACLK_PERIHP_PLL_SEL_GPLL <<
446 ACLK_PERIHP_PLL_SEL_SHIFT |
447 aclk_div << ACLK_PERIHP_DIV_CON_SHIFT));
448
449 /* configure perilp0 aclk, hclk, pclk */
450 aclk_div = GPLL_HZ / PERILP0_ACLK_HZ - 1;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700451 assert((aclk_div + 1) * PERILP0_ACLK_HZ == GPLL_HZ && aclk_div <= 0x1f);
Lin Huanga1f82a32016-03-09 18:08:20 +0800452
453 hclk_div = PERILP0_ACLK_HZ / PERILP0_HCLK_HZ - 1;
454 assert((hclk_div + 1) * PERILP0_HCLK_HZ ==
Julius Wernerb37c8c02016-09-06 14:09:16 -0700455 PERILP0_ACLK_HZ && (hclk_div <= 0x3));
Lin Huanga1f82a32016-03-09 18:08:20 +0800456
457 pclk_div = PERILP0_ACLK_HZ / PERILP0_PCLK_HZ - 1;
458 assert((pclk_div + 1) * PERILP0_PCLK_HZ ==
Julius Wernerb37c8c02016-09-06 14:09:16 -0700459 PERILP0_ACLK_HZ && (pclk_div <= 0x7));
Lin Huanga1f82a32016-03-09 18:08:20 +0800460
461 write32(&cru_ptr->clksel_con[23],
462 RK_CLRSETBITS(PCLK_PERILP0_DIV_CON_MASK <<
463 PCLK_PERILP0_DIV_CON_SHIFT |
464 HCLK_PERILP0_DIV_CON_MASK <<
465 HCLK_PERILP0_DIV_CON_SHIFT |
466 ACLK_PERILP0_PLL_SEL_MASK <<
467 ACLK_PERILP0_PLL_SEL_SHIFT |
468 ACLK_PERILP0_DIV_CON_MASK <<
469 ACLK_PERILP0_DIV_CON_SHIFT,
470 pclk_div << PCLK_PERILP0_DIV_CON_SHIFT |
471 hclk_div << HCLK_PERILP0_DIV_CON_SHIFT |
472 ACLK_PERILP0_PLL_SEL_GPLL <<
473 ACLK_PERILP0_PLL_SEL_SHIFT |
474 aclk_div << ACLK_PERILP0_DIV_CON_SHIFT));
475
476 /* perilp1 hclk select gpll as source */
477 hclk_div = GPLL_HZ / PERILP1_HCLK_HZ - 1;
478 assert((hclk_div + 1) * PERILP1_HCLK_HZ ==
Julius Wernerb37c8c02016-09-06 14:09:16 -0700479 GPLL_HZ && (hclk_div <= 0x1f));
Lin Huanga1f82a32016-03-09 18:08:20 +0800480
Julius Wernerf7d519c2016-09-02 23:48:10 -0700481 pclk_div = PERILP1_HCLK_HZ / PERILP1_PCLK_HZ - 1;
482 assert((pclk_div + 1) * PERILP1_PCLK_HZ ==
Julius Wernerb37c8c02016-09-06 14:09:16 -0700483 PERILP1_HCLK_HZ && (pclk_div <= 0x7));
Lin Huanga1f82a32016-03-09 18:08:20 +0800484
485 write32(&cru_ptr->clksel_con[25],
486 RK_CLRSETBITS(PCLK_PERILP1_DIV_CON_MASK <<
487 PCLK_PERILP1_DIV_CON_SHIFT |
488 HCLK_PERILP1_DIV_CON_MASK <<
489 HCLK_PERILP1_DIV_CON_SHIFT |
490 HCLK_PERILP1_PLL_SEL_MASK <<
491 HCLK_PERILP1_PLL_SEL_SHIFT,
492 pclk_div << PCLK_PERILP1_DIV_CON_SHIFT |
493 hclk_div << HCLK_PERILP1_DIV_CON_SHIFT |
494 HCLK_PERILP1_PLL_SEL_GPLL <<
495 HCLK_PERILP1_PLL_SEL_SHIFT));
496}
497
Julius Werner7f965892016-08-29 15:07:58 -0700498void rkclk_configure_cpu(enum apll_frequencies freq, enum cpu_cluster cluster)
Lin Huanga1f82a32016-03-09 18:08:20 +0800499{
Julius Werner7f965892016-08-29 15:07:58 -0700500 u32 aclkm_div, atclk_div, pclk_dbg_div, apll_hz;
501 int con_base, parent;
502 u32 *pll_con;
Lin Huange3d78b82016-06-28 11:10:54 +0800503
Julius Werner7f965892016-08-29 15:07:58 -0700504 switch (cluster) {
505 case CPU_CLUSTER_LITTLE:
506 con_base = 0;
507 parent = CLK_CORE_PLL_SEL_ALPLL;
508 pll_con = &cru_ptr->apll_l_con[0];
509 break;
510 case CPU_CLUSTER_BIG:
511 default:
512 con_base = 2;
513 parent = CLK_CORE_PLL_SEL_ABPLL;
514 pll_con = &cru_ptr->apll_b_con[0];
515 break;
516 }
Lin Huanga1f82a32016-03-09 18:08:20 +0800517
Julius Werner7f965892016-08-29 15:07:58 -0700518 apll_hz = apll_cfgs[freq]->freq;
519 rkclk_set_pll(pll_con, apll_cfgs[freq]);
Lin Huanga1f82a32016-03-09 18:08:20 +0800520
Julius Werner7f965892016-08-29 15:07:58 -0700521 aclkm_div = div_round_up(apll_hz, ACLKM_CORE_HZ) - 1;
522 pclk_dbg_div = div_round_up(apll_hz, PCLK_DBG_HZ) - 1;
523 atclk_div = div_round_up(apll_hz, ATCLK_CORE_HZ) - 1;
Lin Huanga1f82a32016-03-09 18:08:20 +0800524
Lin Huangbdd06de2016-06-28 15:21:20 +0800525 write32(&cru_ptr->clksel_con[con_base],
526 RK_CLRSETBITS(ACLKM_CORE_DIV_CON_MASK <<
527 ACLKM_CORE_DIV_CON_SHIFT |
528 CLK_CORE_PLL_SEL_MASK << CLK_CORE_PLL_SEL_SHIFT |
529 CLK_CORE_DIV_MASK << CLK_CORE_DIV_SHIFT,
530 aclkm_div << ACLKM_CORE_DIV_CON_SHIFT |
531 parent << CLK_CORE_PLL_SEL_SHIFT |
532 0 << CLK_CORE_DIV_SHIFT));
Lin Huanga1f82a32016-03-09 18:08:20 +0800533
Lin Huangbdd06de2016-06-28 15:21:20 +0800534 write32(&cru_ptr->clksel_con[con_base + 1],
535 RK_CLRSETBITS(PCLK_DBG_DIV_MASK << PCLK_DBG_DIV_SHIFT |
536 ATCLK_CORE_DIV_MASK << ATCLK_CORE_DIV_SHIFT,
537 pclk_dbg_div << PCLK_DBG_DIV_SHIFT |
538 atclk_div << ATCLK_CORE_DIV_SHIFT));
Lin Huanga1f82a32016-03-09 18:08:20 +0800539}
Lin Huangf5702e72016-03-19 22:45:19 +0800540
Shunqian Zhengce60d5a2016-04-21 23:53:08 +0800541void rkclk_configure_ddr(unsigned int hz)
542{
543 struct pll_div dpll_cfg;
544
545 /* IC ECO bug, need to set this register */
546 write32(&rk3399_pmusgrf->ddr_rgn_con[16], 0xc000c000);
547
548 /* clk_ddrc == DPLL = 24MHz / refdiv * fbdiv / postdiv1 / postdiv2 */
549 switch (hz) {
550 case 200*MHz:
551 dpll_cfg = (struct pll_div)
552 {.refdiv = 1, .fbdiv = 50, .postdiv1 = 6, .postdiv2 = 1};
553 break;
554 case 300*MHz:
555 dpll_cfg = (struct pll_div)
556 {.refdiv = 2, .fbdiv = 100, .postdiv1 = 4, .postdiv2 = 1};
557 break;
558 case 666*MHz:
559 dpll_cfg = (struct pll_div)
560 {.refdiv = 2, .fbdiv = 111, .postdiv1 = 2, .postdiv2 = 1};
561 break;
562 case 800*MHz:
563 dpll_cfg = (struct pll_div)
564 {.refdiv = 1, .fbdiv = 100, .postdiv1 = 3, .postdiv2 = 1};
565 break;
Lin Huangba2b63a2016-07-25 10:06:09 +0800566 case 933*MHz:
Shunqian Zheng0d9839b2016-05-11 15:18:17 +0800567 dpll_cfg = (struct pll_div)
Derek Basehore8e1a9952016-10-27 13:51:49 -0700568 {.refdiv = 1, .fbdiv = 116, .postdiv1 = 3, .postdiv2 = 1};
Shunqian Zheng0d9839b2016-05-11 15:18:17 +0800569 break;
Shunqian Zhengce60d5a2016-04-21 23:53:08 +0800570 default:
571 die("Unsupported SDRAM frequency, add to clock.c!");
572 }
573 rkclk_set_pll(&cru_ptr->dpll_con[0], &dpll_cfg);
574}
575
Shunqian Zheng347c83c2016-04-13 22:34:39 +0800576#define SPI_CLK_REG_VALUE(bus, clk_div) \
577 RK_CLRSETBITS(CLK_SPI_PLL_SEL_MASK << \
578 CLK_SPI ##bus## _PLL_SEL_SHIFT | \
579 CLK_SPI_PLL_DIV_CON_MASK << \
580 CLK_SPI ##bus## _PLL_DIV_CON_SHIFT, \
581 CLK_SPI_PLL_SEL_GPLL << \
582 CLK_SPI ##bus## _PLL_SEL_SHIFT | \
583 (clk_div - 1) << \
584 CLK_SPI ##bus## _PLL_DIV_CON_SHIFT)
585
huang linc14b54d2016-03-02 18:38:40 +0800586void rkclk_configure_spi(unsigned int bus, unsigned int hz)
587{
Shunqian Zheng347c83c2016-04-13 22:34:39 +0800588 int src_clk_div;
589 int pll;
590
591 /* spi3 src clock from ppll, while spi0,1,2,4,5 src clock from gpll */
592 pll = (bus == 3) ? PPLL_HZ : GPLL_HZ;
593 src_clk_div = pll / hz;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700594 assert((src_clk_div - 1 <= 127) && (src_clk_div * hz == pll));
Shunqian Zheng347c83c2016-04-13 22:34:39 +0800595
596 switch (bus) {
597 case 0:
598 write32(&cru_ptr->clksel_con[59],
599 SPI_CLK_REG_VALUE(0, src_clk_div));
600 break;
601 case 1:
602 write32(&cru_ptr->clksel_con[59],
603 SPI_CLK_REG_VALUE(1, src_clk_div));
604 break;
605 case 2:
606 write32(&cru_ptr->clksel_con[60],
607 SPI_CLK_REG_VALUE(2, src_clk_div));
608 break;
609 case 3:
610 write32(&pmucru_ptr->pmucru_clksel[1],
611 RK_CLRSETBITS(SPI3_PLL_SEL_MASK << SPI3_PLL_SEL_SHIFT |
612 SPI3_DIV_CON_MASK << SPI3_DIV_CON_SHIFT,
613 SPI3_PLL_SEL_PPLL << SPI3_PLL_SEL_SHIFT |
614 (src_clk_div - 1) << SPI3_DIV_CON_SHIFT));
615 break;
616 case 4:
617 write32(&cru_ptr->clksel_con[60],
618 SPI_CLK_REG_VALUE(4, src_clk_div));
619 break;
620 case 5:
621 write32(&cru_ptr->clksel_con[58],
622 SPI_CLK_REG_VALUE(5, src_clk_div));
623 break;
624 default:
625 printk(BIOS_ERR, "do not support this spi bus\n");
626 }
huang linc14b54d2016-03-02 18:38:40 +0800627}
huang lin4f173742016-03-02 18:46:24 +0800628
629#define I2C_CLK_REG_VALUE(bus, clk_div) \
630 RK_CLRSETBITS(I2C_DIV_CON_MASK << \
631 CLK_I2C ##bus## _DIV_CON_SHIFT | \
632 CLK_I2C_PLL_SEL_MASK << \
633 CLK_I2C ##bus## _PLL_SEL_SHIFT, \
634 (clk_div - 1) << \
635 CLK_I2C ##bus## _DIV_CON_SHIFT | \
636 CLK_I2C_PLL_SEL_GPLL << \
637 CLK_I2C ##bus## _PLL_SEL_SHIFT)
638#define PMU_I2C_CLK_REG_VALUE(bus, clk_div) \
639 RK_CLRSETBITS(I2C_DIV_CON_MASK << I2C ##bus## _DIV_CON_SHIFT, \
640 (clk_div - 1) << I2C ##bus## _DIV_CON_SHIFT)
641
Julius Werner8e42bd1c2016-11-01 15:24:54 -0700642uint32_t rkclk_i2c_clock_for_bus(unsigned int bus)
huang lin4f173742016-03-02 18:46:24 +0800643{
Julius Werner8e42bd1c2016-11-01 15:24:54 -0700644 int src_clk_div, pll, freq;
huang lin4f173742016-03-02 18:46:24 +0800645
Julius Werner8e42bd1c2016-11-01 15:24:54 -0700646 /* i2c0,4,8 src clock from ppll, i2c1,2,3,5,6,7 src clock from gpll */
647 if (bus == 0 || bus == 4 || bus == 8) {
648 pll = PPLL_HZ;
649 freq = 338*MHz;
650 } else {
651 pll = GPLL_HZ;
652 freq = 198*MHz;
653 }
654 src_clk_div = pll / freq;
655 assert((src_clk_div - 1 <= 127) && (src_clk_div * freq == pll));
huang lin4f173742016-03-02 18:46:24 +0800656
657 switch (bus) {
658 case 0:
659 write32(&pmucru_ptr->pmucru_clksel[2],
660 PMU_I2C_CLK_REG_VALUE(0, src_clk_div));
661 break;
662 case 1:
663 write32(&cru_ptr->clksel_con[61],
664 I2C_CLK_REG_VALUE(1, src_clk_div));
665 break;
666 case 2:
667 write32(&cru_ptr->clksel_con[62],
668 I2C_CLK_REG_VALUE(2, src_clk_div));
669 break;
670 case 3:
671 write32(&cru_ptr->clksel_con[63],
672 I2C_CLK_REG_VALUE(3, src_clk_div));
673 break;
674 case 4:
675 write32(&pmucru_ptr->pmucru_clksel[3],
676 PMU_I2C_CLK_REG_VALUE(4, src_clk_div));
677 break;
678 case 5:
679 write32(&cru_ptr->clksel_con[61],
680 I2C_CLK_REG_VALUE(5, src_clk_div));
681 break;
682 case 6:
683 write32(&cru_ptr->clksel_con[62],
684 I2C_CLK_REG_VALUE(6, src_clk_div));
685 break;
686 case 7:
687 write32(&cru_ptr->clksel_con[63],
688 I2C_CLK_REG_VALUE(7, src_clk_div));
689 break;
690 case 8:
691 write32(&pmucru_ptr->pmucru_clksel[2],
692 PMU_I2C_CLK_REG_VALUE(8, src_clk_div));
693 break;
694 default:
Julius Werner8e42bd1c2016-11-01 15:24:54 -0700695 die("unknown i2c bus\n");
huang lin4f173742016-03-02 18:46:24 +0800696 }
huang lin4f173742016-03-02 18:46:24 +0800697
698 return freq;
699}
Lin Huangbf48fbb2016-03-23 19:24:53 +0800700
Xing Zheng96fbc312016-05-19 11:39:20 +0800701static u32 clk_gcd(u32 a, u32 b)
702{
703 while (b != 0) {
704 int r = b;
705 b = a % b;
706 a = r;
707 }
708 return a;
709}
710
711void rkclk_configure_i2s(unsigned int hz)
712{
713 int n, d;
714 int v;
715
716 /**
717 * clk_i2s0_sel: divider ouput from fraction
718 * clk_i2s0_pll_sel source clock: cpll
719 * clk_i2s0_div_con: 1 (div+1)
720 */
721 write32(&cru_ptr->clksel_con[28],
722 RK_CLRSETBITS(3 << 8 | 1 << 7 | 0x7f << 0,
723 1 << 8 | 0 << 7 | 0 << 0));
724
725 /* make sure and enable i2s0 path gates */
726 write32(&cru_ptr->clkgate_con[8],
727 RK_CLRBITS(1 << 12 | 1 << 5 | 1 << 4 | 1 << 3));
728
729 /* set frac divider */
730 v = clk_gcd(CPLL_HZ, hz);
731 n = (CPLL_HZ / v) & (0xffff);
732 d = (hz / v) & (0xffff);
Julius Werner8e42bd1c2016-11-01 15:24:54 -0700733 assert(hz == (u64)CPLL_HZ * d / n);
Xing Zheng96fbc312016-05-19 11:39:20 +0800734 write32(&cru_ptr->clksel_con[96], d << 16 | n);
735
736 /**
737 * clk_i2sout_sel clk_i2s
738 * clk_i2s_ch_sel: clk_i2s0
739 */
740 write32(&cru_ptr->clksel_con[31],
741 RK_CLRSETBITS(1 << 2 | 3 << 0,
742 0 << 2 | 0 << 0));
743}
744
Lin Huangbf48fbb2016-03-23 19:24:53 +0800745void rkclk_configure_saradc(unsigned int hz)
746{
747 int src_clk_div;
748
749 /* saradc src clk from 24MHz */
750 src_clk_div = 24 * MHz / hz;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700751 assert((src_clk_div - 1 <= 255) && (src_clk_div * hz == 24 * MHz));
Lin Huangbf48fbb2016-03-23 19:24:53 +0800752
753 write32(&cru_ptr->clksel_con[26],
754 RK_CLRSETBITS(CLK_SARADC_DIV_CON_MASK <<
755 CLK_SARADC_DIV_CON_SHIFT,
756 (src_clk_div - 1) << CLK_SARADC_DIV_CON_SHIFT));
757}
Shunqian Zhengc7f32a52016-05-04 15:54:37 +0800758
759void rkclk_configure_vop_aclk(u32 vop_id, u32 aclk_hz)
760{
761 u32 div;
762 void *reg_addr = vop_id ? &cru_ptr->clksel_con[48] :
763 &cru_ptr->clksel_con[47];
764
765 /* vop aclk source clk: cpll */
766 div = CPLL_HZ / aclk_hz;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700767 assert((div - 1 <= 31) && (div * aclk_hz == CPLL_HZ));
Shunqian Zhengc7f32a52016-05-04 15:54:37 +0800768
769 write32(reg_addr, RK_CLRSETBITS(
770 ACLK_VOP_PLL_SEL_MASK << ACLK_VOP_PLL_SEL_SHIFT |
771 ACLK_VOP_DIV_CON_MASK << ACLK_VOP_DIV_CON_SHIFT,
772 ACLK_VOP_PLL_SEL_CPLL << ACLK_VOP_PLL_SEL_SHIFT |
773 (div - 1) << ACLK_VOP_DIV_CON_SHIFT));
774}
775
776int rkclk_configure_vop_dclk(u32 vop_id, u32 dclk_hz)
777{
778 struct pll_div vpll_config = {0};
779 void *reg_addr = vop_id ? &cru_ptr->clksel_con[50] :
780 &cru_ptr->clksel_con[49];
781
782 /* vop dclk source from vpll, and equals to vpll(means div == 1) */
783 if (pll_para_config(dclk_hz, &vpll_config))
784 return -1;
785
786 rkclk_set_pll(&cru_ptr->vpll_con[0], &vpll_config);
787
788 write32(reg_addr, RK_CLRSETBITS(
789 DCLK_VOP_DCLK_SEL_MASK << DCLK_VOP_DCLK_SEL_SHIFT |
790 DCLK_VOP_PLL_SEL_MASK << DCLK_VOP_PLL_SEL_SHIFT |
791 DCLK_VOP_DIV_CON_MASK << DCLK_VOP_DIV_CON_SHIFT,
792 DCLK_VOP_DCLK_SEL_DIVOUT << DCLK_VOP_DCLK_SEL_SHIFT |
793 DCLK_VOP_PLL_SEL_VPLL << DCLK_VOP_PLL_SEL_SHIFT |
794 (1 - 1) << DCLK_VOP_DIV_CON_SHIFT));
795
796 return 0;
797}
Shunqian Zhengf4181ce2016-05-06 16:50:48 +0800798
799void rkclk_configure_tsadc(unsigned int hz)
800{
801 int src_clk_div;
802
803 /* use 24M as src clock */
804 src_clk_div = OSC_HZ / hz;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700805 assert((src_clk_div - 1 <= 1023) && (src_clk_div * hz == OSC_HZ));
Shunqian Zhengf4181ce2016-05-06 16:50:48 +0800806
807 write32(&cru_ptr->clksel_con[27], RK_CLRSETBITS(
808 CLK_TSADC_DIV_CON_MASK << CLK_TSADC_DIV_CON_SHIFT |
809 CLK_TSADC_SEL_MASK << CLK_TSADC_SEL_SHIFT,
810 src_clk_div << CLK_TSADC_DIV_CON_SHIFT |
811 CLK_TSADC_SEL_X24M << CLK_TSADC_SEL_SHIFT));
812}
Lin Huang2f7ed8d2016-04-08 18:56:20 +0800813
814void rkclk_configure_emmc(void)
815{
816 int src_clk_div;
Ziyuan Xuc53cf642016-09-18 10:49:52 +0800817 int aclk_emmc = 148500*KHz;
818 int clk_emmc = 148500*KHz;
Lin Huang2f7ed8d2016-04-08 18:56:20 +0800819
820 /* Select aclk_emmc source from GPLL */
821 src_clk_div = GPLL_HZ / aclk_emmc;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700822 assert((src_clk_div - 1 <= 31) && (src_clk_div * aclk_emmc == GPLL_HZ));
Lin Huang2f7ed8d2016-04-08 18:56:20 +0800823
824 write32(&cru_ptr->clksel_con[21],
825 RK_CLRSETBITS(ACLK_EMMC_PLL_SEL_MASK <<
826 ACLK_EMMC_PLL_SEL_SHIFT |
827 ACLK_EMMC_DIV_CON_MASK << ACLK_EMMC_DIV_CON_SHIFT,
828 ACLK_EMMC_PLL_SEL_GPLL <<
829 ACLK_EMMC_PLL_SEL_SHIFT |
830 (src_clk_div - 1) << ACLK_EMMC_DIV_CON_SHIFT));
831
832 /* Select clk_emmc source from GPLL too */
833 src_clk_div = GPLL_HZ / clk_emmc;
Julius Wernerb37c8c02016-09-06 14:09:16 -0700834 assert((src_clk_div - 1 <= 127) && (src_clk_div * clk_emmc == GPLL_HZ));
Lin Huang2f7ed8d2016-04-08 18:56:20 +0800835
836 write32(&cru_ptr->clksel_con[22],
837 RK_CLRSETBITS(CLK_EMMC_PLL_MASK << CLK_EMMC_PLL_SHIFT |
838 CLK_EMMC_DIV_CON_MASK << CLK_EMMC_DIV_CON_SHIFT,
839 CLK_EMMC_PLL_SEL_GPLL << CLK_EMMC_PLL_SHIFT |
840 (src_clk_div - 1) << CLK_EMMC_DIV_CON_SHIFT));
841}
Julius Wernerb6bf1dd2016-08-24 19:38:05 -0700842
843int rkclk_was_watchdog_reset(void)
844{
845 /* Bits 5 and 4 are "second" and "first" global watchdog reset. */
846 return read32(&cru_ptr->glb_rst_st) & 0x30;
847}
Lin Huang4ecccff2017-01-18 09:44:34 +0800848
849void rkclk_configure_edp(unsigned int hz)
850{
851 int src_clk_div;
852
853 src_clk_div = CPLL_HZ / hz;
854 assert((src_clk_div - 1 <= 63) && (src_clk_div * hz == CPLL_HZ));
855
856 write32(&cru_ptr->clksel_con[44],
857 RK_CLRSETBITS(CLK_PCLK_EDP_PLL_SEL_MASK <<
858 CLK_PCLK_EDP_PLL_SEL_SHIFT |
859 CLK_PCLK_EDP_DIV_CON_MASK <<
860 CLK_PCLK_EDP_DIV_CON_SHIFT,
861 CLK_PCLK_EDP_PLL_SEL_CPLL <<
862 CLK_PCLK_EDP_PLL_SEL_SHIFT |
863 (src_clk_div - 1) <<
864 CLK_PCLK_EDP_DIV_CON_SHIFT));
865}