blob: 51cb89ad2903c40a012bbda852dcf9fdb8cabc32 [file] [log] [blame]
Matthew Garrett2f62a352018-07-24 14:06:39 -07001chip soc/intel/skylake
2
Matt DeVillier6d6fb6b2020-02-26 12:55:49 -06003 # Enable Panel as eDP and configure power delays
Michael Niewöhner97e21d32020-12-28 00:49:33 +01004 register "panel_cfg" = "{
5 .up_delay_ms = 210, // T3
6 .down_delay_ms = 500, // T10
7 .cycle_delay_ms = 5000, // T12
8 .backlight_on_delay_ms = 1, // T7
9 .backlight_off_delay_ms = 200, // T9
10 }"
Matt DeVillier6d6fb6b2020-02-26 12:55:49 -060011
Matthew Garrett2f62a352018-07-24 14:06:39 -070012 # Enable deep Sx states
13 register "deep_s3_enable_ac" = "1"
14 register "deep_s3_enable_dc" = "1"
15 register "deep_s5_enable_ac" = "1"
16 register "deep_s5_enable_dc" = "1"
17 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN"
18
19 register "eist_enable" = "1"
20
21 # GPE configuration
22 # Note that GPE events called out in ASL code rely on this
23 # route. i.e. If this route changes then the affected GPE
24 # offset bits also need to be changed.
25 register "gpe0_dw0" = "GPP_C"
26 register "gpe0_dw1" = "GPP_D"
27 register "gpe0_dw2" = "GPP_E"
28
Michael Niewöhnerc5f1dc92021-04-10 22:51:15 +020029 register "gen1_dec" = "0x000c0681"
30 register "gen2_dec" = "0x000c1641"
Matthew Garrett2f62a352018-07-24 14:06:39 -070031
Matthew Garrett2f62a352018-07-24 14:06:39 -070032 # Disable DPTF
33 register "dptf_enable" = "0"
34
35 # FSP Configuration
Matthew Garrett2f62a352018-07-24 14:06:39 -070036 register "SataSalpSupport" = "1"
Matthew Garrett2f62a352018-07-24 14:06:39 -070037
38 # The X210 has 3 SATA ports: a full SATA port, mSATA, and SATA over M.2
39 register "SataPortsEnable[0]" = "1"
40 register "SataPortsEnable[1]" = "1"
41 register "SataPortsEnable[2]" = "1"
42 register "SataPortsDevSlp[0]" = "1"
43 register "SataPortsDevSlp[1]" = "1"
44 register "SataPortsDevSlp[2]" = "1"
Matthew Garrett2f62a352018-07-24 14:06:39 -070045 register "DspEnable" = "0"
46 register "IoBufferOwnership" = "0"
Matthew Garrett2f62a352018-07-24 14:06:39 -070047 register "SkipExtGfxScan" = "1"
Matthew Garrett2f62a352018-07-24 14:06:39 -070048 register "SaGv" = "SaGv_Enabled"
49 register "PmConfigSlpS3MinAssert" = "2" # 50ms
50 register "PmConfigSlpS4MinAssert" = "1" # 1s
51 register "PmConfigSlpSusMinAssert" = "3" # 500ms
52 register "PmConfigSlpAMinAssert" = "3" # 2s
Matthew Garrett2f62a352018-07-24 14:06:39 -070053
54 register "serirq_mode" = "SERIRQ_CONTINUOUS"
55
Matthew Garrett2f62a352018-07-24 14:06:39 -070056 # Enable Root Ports 3, 4 and 9
57 register "PcieRpEnable[2]" = "1" # Ethernet controller
58 register "PcieRpClkReqSupport[2]" = "1"
59 register "PcieRpClkReqNumber[2]" = "0"
60 register "PcieRpClkSrcNumber[2]" = "0"
61 register "PcieRpAdvancedErrorReporting[2]" = "1"
62 register "PcieRpLtrEnable[2]" = "1"
63
64 register "PcieRpEnable[3]" = "1" # Wireless controller
65 register "PcieRpClkReqSupport[3]" = "1"
66 register "PcieRpClkReqNumber[3]" = "1"
67 register "PcieRpClkSrcNumber[3]" = "1"
68 register "PcieRpAdvancedErrorReporting[3]" = "1"
69 register "PcieRpLtrEnable[3]" = "1"
70
71 register "PcieRpEnable[8]" = "1" # NVMe controller
Matt DeVillier75afc792020-02-26 13:06:01 -060072 register "PcieRpClkReqSupport[8]" = "1"
73 register "PcieRpClkReqNumber[8]" = "4"
74 register "PcieRpClkSrcNumber[8]" = "4"
Matthew Garrett2f62a352018-07-24 14:06:39 -070075 register "PcieRpAdvancedErrorReporting[8]" = "1"
76 register "PcieRpLtrEnable[8]" = "1"
77
Matthew Garrett2f62a352018-07-24 14:06:39 -070078
79 # PL1 override 25W
Matthew Garrett2f62a352018-07-24 14:06:39 -070080 # PL2 override 44W
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +053081 register "power_limits_config" = "{
82 .tdp_pl1_override = 25,
83 .tdp_pl2_override = 44,
84 }"
Matthew Garrett2f62a352018-07-24 14:06:39 -070085
86 # Send an extra VR mailbox command for the PS4 exit issue
87 register "SendVrMbxCmd" = "2"
88
Matthew Garrett2f62a352018-07-24 14:06:39 -070089 device domain 0 on
Felix Singer9e345c82023-10-23 06:43:05 +020090 device ref igpu on end
91 device ref sa_thermal on end
Felix Singer6c83a712024-06-23 00:25:18 +020092 device ref south_xhci on
93 register "usb2_ports" = "{
94 [0] = USB2_PORT_MID(OC1), // Type-A Port (left)
95 [1] = USB2_PORT_MID(OC1), // Type-A Port (left)
96 [2] = USB2_PORT_FLEX(OC_SKIP), // FPR
97 [3] = USB2_PORT_FLEX(OC_SKIP), // SD
98 [4] = USB2_PORT_FLEX(OC_SKIP), // INT
99 [5] = USB2_PORT_MID(OC1), // Type-A Port (right)
100 [6] = USB2_PORT_FLEX(OC_SKIP), // Webcam
101 [7] = USB2_PORT_MID(OC_SKIP), // mPCIe / WiFi Port
102 [8] = USB2_PORT_MID(OC_SKIP), // mSATA / WWAN Port
103 }"
104
105 register "usb3_ports" = "{
106 [0] = USB3_PORT_DEFAULT(OC1), // Type-A Port (left)
107 [1] = USB3_PORT_DEFAULT(OC1), // Type-A Port (left)
108 }"
109 end
Felix Singer9e345c82023-10-23 06:43:05 +0200110 device ref thermal on end
111 device ref heci1 on end
112 device ref sata on end
113 device ref pcie_rp3 on end
114 device ref pcie_rp4 on end
115 device ref pcie_rp9 on end
116 device ref lpc_espi on
Matthew Garrett2f62a352018-07-24 14:06:39 -0700117 chip ec/51nb/npce985la0dx
118 device pnp 0c09.0 on end
119 device pnp 4e.5 on end
120 device pnp 4e.6 on end
121 device pnp 4e.11 on end
122 end
Felix Singer9e345c82023-10-23 06:43:05 +0200123 end
124 device ref pmc on end
125 device ref hda on end
126 device ref smbus on end
Matthew Garrett2f62a352018-07-24 14:06:39 -0700127 end
128end