blob: 1a1d0129baf86dd985cc6ceca0077815310f419e [file] [log] [blame]
Matthew Garrett2f62a352018-07-24 14:06:39 -07001chip soc/intel/skylake
2
Matt DeVillier6d6fb6b2020-02-26 12:55:49 -06003 # Enable Panel as eDP and configure power delays
Michael Niewöhner97e21d32020-12-28 00:49:33 +01004 register "panel_cfg" = "{
5 .up_delay_ms = 210, // T3
6 .down_delay_ms = 500, // T10
7 .cycle_delay_ms = 5000, // T12
8 .backlight_on_delay_ms = 1, // T7
9 .backlight_off_delay_ms = 200, // T9
10 }"
Matt DeVillier6d6fb6b2020-02-26 12:55:49 -060011
Matthew Garrett2f62a352018-07-24 14:06:39 -070012 # Enable deep Sx states
13 register "deep_s3_enable_ac" = "1"
14 register "deep_s3_enable_dc" = "1"
15 register "deep_s5_enable_ac" = "1"
16 register "deep_s5_enable_dc" = "1"
17 register "deep_sx_config" = "DSX_EN_LAN_WAKE_PIN"
18
19 register "eist_enable" = "1"
20
21 # GPE configuration
22 # Note that GPE events called out in ASL code rely on this
23 # route. i.e. If this route changes then the affected GPE
24 # offset bits also need to be changed.
25 register "gpe0_dw0" = "GPP_C"
26 register "gpe0_dw1" = "GPP_D"
27 register "gpe0_dw2" = "GPP_E"
28
Michael Niewöhnerc5f1dc92021-04-10 22:51:15 +020029 register "gen1_dec" = "0x000c0681"
30 register "gen2_dec" = "0x000c1641"
Matthew Garrett2f62a352018-07-24 14:06:39 -070031
Matthew Garrett2f62a352018-07-24 14:06:39 -070032 # Disable DPTF
33 register "dptf_enable" = "0"
34
35 # FSP Configuration
Matthew Garrett2f62a352018-07-24 14:06:39 -070036 register "SataSalpSupport" = "1"
37 register "SataMode" = "0"
38
39 # The X210 has 3 SATA ports: a full SATA port, mSATA, and SATA over M.2
40 register "SataPortsEnable[0]" = "1"
41 register "SataPortsEnable[1]" = "1"
42 register "SataPortsEnable[2]" = "1"
43 register "SataPortsDevSlp[0]" = "1"
44 register "SataPortsDevSlp[1]" = "1"
45 register "SataPortsDevSlp[2]" = "1"
Matthew Garrett2f62a352018-07-24 14:06:39 -070046 register "DspEnable" = "0"
47 register "IoBufferOwnership" = "0"
Matthew Garrett2f62a352018-07-24 14:06:39 -070048 register "SsicPortEnable" = "0"
Matthew Garrett2f62a352018-07-24 14:06:39 -070049 register "ScsEmmcHs400Enabled" = "0"
Matthew Garrett2f62a352018-07-24 14:06:39 -070050 register "SkipExtGfxScan" = "1"
Matthew Garrett2f62a352018-07-24 14:06:39 -070051 register "HeciEnabled" = "1"
52 register "SaGv" = "SaGv_Enabled"
53 register "PmConfigSlpS3MinAssert" = "2" # 50ms
54 register "PmConfigSlpS4MinAssert" = "1" # 1s
55 register "PmConfigSlpSusMinAssert" = "3" # 500ms
56 register "PmConfigSlpAMinAssert" = "3" # 2s
Matthew Garrett2f62a352018-07-24 14:06:39 -070057
58 register "serirq_mode" = "SERIRQ_CONTINUOUS"
59
Matthew Garrett2f62a352018-07-24 14:06:39 -070060 # Enable Root Ports 3, 4 and 9
61 register "PcieRpEnable[2]" = "1" # Ethernet controller
62 register "PcieRpClkReqSupport[2]" = "1"
63 register "PcieRpClkReqNumber[2]" = "0"
64 register "PcieRpClkSrcNumber[2]" = "0"
65 register "PcieRpAdvancedErrorReporting[2]" = "1"
66 register "PcieRpLtrEnable[2]" = "1"
67
68 register "PcieRpEnable[3]" = "1" # Wireless controller
69 register "PcieRpClkReqSupport[3]" = "1"
70 register "PcieRpClkReqNumber[3]" = "1"
71 register "PcieRpClkSrcNumber[3]" = "1"
72 register "PcieRpAdvancedErrorReporting[3]" = "1"
73 register "PcieRpLtrEnable[3]" = "1"
74
75 register "PcieRpEnable[8]" = "1" # NVMe controller
Matt DeVillier75afc792020-02-26 13:06:01 -060076 register "PcieRpClkReqSupport[8]" = "1"
77 register "PcieRpClkReqNumber[8]" = "4"
78 register "PcieRpClkSrcNumber[8]" = "4"
Matthew Garrett2f62a352018-07-24 14:06:39 -070079 register "PcieRpAdvancedErrorReporting[8]" = "1"
80 register "PcieRpLtrEnable[8]" = "1"
81
82 register "usb2_ports[0]" = "USB2_PORT_MID(OC1)" # Type-A Port (left)
83 register "usb2_ports[1]" = "USB2_PORT_MID(OC1)" # Type-A Port (left)
Elyes HAOUASfd8de182020-03-31 21:42:02 +020084 register "usb2_ports[2]" = "USB2_PORT_FLEX(OC_SKIP)" # FPR
85 register "usb2_ports[3]" = "USB2_PORT_FLEX(OC_SKIP)" # SD
86 register "usb2_ports[4]" = "USB2_PORT_FLEX(OC_SKIP)" # INT
Matthew Garrett2f62a352018-07-24 14:06:39 -070087 register "usb2_ports[5]" = "USB2_PORT_MID(OC1)" # Type-A Port (right)
Matt DeVillier6e508492020-03-24 15:39:34 -050088 register "usb2_ports[6]" = "USB2_PORT_FLEX(OC_SKIP)" # Webcam
89 register "usb2_ports[7]" = "USB2_PORT_MID(OC_SKIP)" # mPCIe / WiFi Port
90 register "usb2_ports[8]" = "USB2_PORT_MID(OC_SKIP)" # mSATA / WWAN Port
Matthew Garrett2f62a352018-07-24 14:06:39 -070091
92 register "usb3_ports[0]" = "USB3_PORT_DEFAULT(OC1)" # Type-A Port (left)
Matt DeVillierea861ce2020-03-30 12:55:29 -050093 register "usb3_ports[1]" = "USB3_PORT_DEFAULT(OC1)" # Type-A Port (left)
Matthew Garrett2f62a352018-07-24 14:06:39 -070094
95 # PL1 override 25W
Matthew Garrett2f62a352018-07-24 14:06:39 -070096 # PL2 override 44W
Sumeet R Pawnikar97c54642020-05-10 01:24:11 +053097 register "power_limits_config" = "{
98 .tdp_pl1_override = 25,
99 .tdp_pl2_override = 44,
100 }"
Matthew Garrett2f62a352018-07-24 14:06:39 -0700101
102 # Send an extra VR mailbox command for the PS4 exit issue
103 register "SendVrMbxCmd" = "2"
104
105 # Lock Down
106 register "common_soc_config" = "{
107 .chipset_lockdown = CHIPSET_LOCKDOWN_COREBOOT,
108 }"
109
110 device cpu_cluster 0 on
111 device lapic 0 on end
112 end
113 device domain 0 on
114 device pci 00.0 on end # Host Bridge
115 device pci 02.0 on end # Integrated Graphics Device
Felix Singer9c1c0092020-07-29 20:48:08 +0200116 device pci 04.0 on end # SA thermal subsystem
Matthew Garrett2f62a352018-07-24 14:06:39 -0700117 device pci 14.0 on end # USB xHCI
118 device pci 14.1 off end # USB xDCI (OTG)
119 device pci 14.2 on end # Thermal Subsystem
Felix Singere2186672020-07-29 23:20:52 +0200120 device pci 14.3 off end # Camera
Matthew Garrett2f62a352018-07-24 14:06:39 -0700121 device pci 16.0 on end # Management Engine Interface 1
122 device pci 16.1 off end # Management Engine Interface 2
123 device pci 16.2 off end # Management Engine IDE-R
124 device pci 16.3 off end # Management Engine KT Redirection
125 device pci 16.4 off end # Management Engine Interface 3
126 device pci 17.0 on end # SATA
127 device pci 1c.0 off end # PCI Express Port 1
128 device pci 1c.1 off end # PCI Express Port 2
129 device pci 1c.2 on end # PCI Express Port 3
130 device pci 1c.3 on end # PCI Express Port 4
131 device pci 1c.4 off end # PCI Express Port 5
132 device pci 1c.5 off end # PCI Express Port 6
133 device pci 1c.6 off end # PCI Express Port 7
134 device pci 1c.7 off end # PCI Express Port 8
135 device pci 1d.0 on end # PCI Express Port 9
136 device pci 1d.1 off end # PCI Express Port 10
137 device pci 1d.2 off end # PCI Express Port 11
138 device pci 1d.3 off end # PCI Express Port 12
Felix Singer52919522020-07-29 21:44:36 +0200139 device pci 1e.6 off end # SDXC
Matthew Garrett2f62a352018-07-24 14:06:39 -0700140 device pci 1f.0 on
141 chip ec/51nb/npce985la0dx
142 device pnp 0c09.0 on end
143 device pnp 4e.5 on end
144 device pnp 4e.6 on end
145 device pnp 4e.11 on end
146 end
147 end # LPC Interface
148 device pci 1f.1 off end # P2SB
149 device pci 1f.2 on end # Power Management Controller
150 device pci 1f.3 on end # Intel HDA
151 device pci 1f.4 on end # SMBus
152 device pci 1f.5 off end # PCH SPI
153 device pci 1f.6 off end # GbE
154 end
155end