Angel Pons | 6e5aabd | 2020-03-23 23:44:42 +0100 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2 | |
Elyes HAOUAS | f97c1c9 | 2019-12-03 18:22:06 +0100 | [diff] [blame] | 3 | #include <commonlib/helpers.h> |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 4 | #include <console/console.h> |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 5 | #include <string.h> |
Subrata Banik | 53b08c3 | 2018-12-10 14:11:35 +0530 | [diff] [blame] | 6 | #include <arch/cpu.h> |
Kyösti Mälkki | 13f6650 | 2019-03-03 08:01:05 +0200 | [diff] [blame] | 7 | #include <device/mmio.h> |
Kyösti Mälkki | f1b58b7 | 2019-03-01 13:43:02 +0200 | [diff] [blame] | 8 | #include <device/pci_ops.h> |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 9 | #include <northbridge/intel/sandybridge/chip.h> |
| 10 | #include <device/pci_def.h> |
| 11 | #include <delay.h> |
Elyes HAOUAS | 1d3b3c3 | 2019-05-04 08:12:42 +0200 | [diff] [blame] | 12 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 13 | #include "raminit_native.h" |
| 14 | #include "raminit_common.h" |
Angel Pons | 7f6586f | 2020-03-21 12:45:12 +0100 | [diff] [blame] | 15 | #include "raminit_tables.h" |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 16 | #include "sandybridge.h" |
| 17 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 18 | /* FIXME: no support for 3-channel chipsets */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 19 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 20 | /* length: [1..4] */ |
Angel Pons | e7afcd53 | 2020-05-02 23:14:27 +0200 | [diff] [blame] | 21 | static void iosav_run_queue(const int ch, const u8 loops, const u8 length, const u8 as_timer) |
| 22 | { |
| 23 | MCHBAR32(IOSAV_SEQ_CTL_ch(ch)) = loops | ((length - 1) << 18) | (as_timer << 22); |
| 24 | } |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 25 | |
Angel Pons | e7afcd53 | 2020-05-02 23:14:27 +0200 | [diff] [blame] | 26 | static void iosav_run_once(const int ch, const u8 length) |
| 27 | { |
| 28 | iosav_run_queue(ch, 1, length, 0); |
| 29 | } |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 30 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 31 | static void sfence(void) |
| 32 | { |
| 33 | asm volatile ("sfence"); |
| 34 | } |
| 35 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 36 | /* Toggle IO reset bit */ |
| 37 | static void toggle_io_reset(void) |
| 38 | { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 39 | u32 r32 = MCHBAR32(MC_INIT_STATE_G); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 40 | MCHBAR32(MC_INIT_STATE_G) = r32 | 0x20; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 41 | udelay(1); |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 42 | MCHBAR32(MC_INIT_STATE_G) = r32 & ~0x20; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 43 | udelay(1); |
| 44 | } |
| 45 | |
| 46 | static u32 get_XOVER_CLK(u8 rankmap) |
| 47 | { |
| 48 | return rankmap << 24; |
| 49 | } |
| 50 | |
| 51 | static u32 get_XOVER_CMD(u8 rankmap) |
| 52 | { |
| 53 | u32 reg; |
| 54 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 55 | /* Enable xover cmd */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 56 | reg = 0x4000; |
| 57 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 58 | /* Enable xover ctl */ |
| 59 | if (rankmap & 0x03) |
| 60 | reg |= (1 << 17); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 61 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 62 | if (rankmap & 0x0c) |
| 63 | reg |= (1 << 26); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 64 | |
| 65 | return reg; |
| 66 | } |
| 67 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 68 | /* CAS write latency. To be programmed in MR2. See DDR3 SPEC for MR2 documentation. */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 69 | u8 get_CWL(u32 tCK) |
| 70 | { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 71 | /* Get CWL based on tCK using the following rule */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 72 | switch (tCK) { |
| 73 | case TCK_1333MHZ: |
| 74 | return 12; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 75 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 76 | case TCK_1200MHZ: |
| 77 | case TCK_1100MHZ: |
| 78 | return 11; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 79 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 80 | case TCK_1066MHZ: |
| 81 | case TCK_1000MHZ: |
| 82 | return 10; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 83 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 84 | case TCK_933MHZ: |
| 85 | case TCK_900MHZ: |
| 86 | return 9; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 87 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 88 | case TCK_800MHZ: |
| 89 | case TCK_700MHZ: |
| 90 | return 8; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 91 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 92 | case TCK_666MHZ: |
| 93 | return 7; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 94 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 95 | case TCK_533MHZ: |
| 96 | return 6; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 97 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 98 | default: |
| 99 | return 5; |
| 100 | } |
| 101 | } |
| 102 | |
| 103 | void dram_find_common_params(ramctr_timing *ctrl) |
| 104 | { |
| 105 | size_t valid_dimms; |
| 106 | int channel, slot; |
| 107 | dimm_info *dimms = &ctrl->info; |
| 108 | |
| 109 | ctrl->cas_supported = (1 << (MAX_CAS - MIN_CAS + 1)) - 1; |
| 110 | valid_dimms = 0; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 111 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 112 | FOR_ALL_CHANNELS for (slot = 0; slot < 2; slot++) { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 113 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 114 | const dimm_attr *dimm = &dimms->dimm[channel][slot]; |
| 115 | if (dimm->dram_type != SPD_MEMORY_TYPE_SDRAM_DDR3) |
| 116 | continue; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 117 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 118 | valid_dimms++; |
| 119 | |
| 120 | /* Find all possible CAS combinations */ |
| 121 | ctrl->cas_supported &= dimm->cas_supported; |
| 122 | |
| 123 | /* Find the smallest common latencies supported by all DIMMs */ |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 124 | ctrl->tCK = MAX(ctrl->tCK, dimm->tCK); |
| 125 | ctrl->tAA = MAX(ctrl->tAA, dimm->tAA); |
| 126 | ctrl->tWR = MAX(ctrl->tWR, dimm->tWR); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 127 | ctrl->tRCD = MAX(ctrl->tRCD, dimm->tRCD); |
| 128 | ctrl->tRRD = MAX(ctrl->tRRD, dimm->tRRD); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 129 | ctrl->tRP = MAX(ctrl->tRP, dimm->tRP); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 130 | ctrl->tRAS = MAX(ctrl->tRAS, dimm->tRAS); |
| 131 | ctrl->tRFC = MAX(ctrl->tRFC, dimm->tRFC); |
| 132 | ctrl->tWTR = MAX(ctrl->tWTR, dimm->tWTR); |
| 133 | ctrl->tRTP = MAX(ctrl->tRTP, dimm->tRTP); |
| 134 | ctrl->tFAW = MAX(ctrl->tFAW, dimm->tFAW); |
Dan Elkouby | dabebc3 | 2018-04-13 18:47:10 +0300 | [diff] [blame] | 135 | ctrl->tCWL = MAX(ctrl->tCWL, dimm->tCWL); |
| 136 | ctrl->tCMD = MAX(ctrl->tCMD, dimm->tCMD); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 137 | } |
| 138 | |
| 139 | if (!ctrl->cas_supported) |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 140 | die("Unsupported DIMM combination. DIMMS do not support common CAS latency"); |
| 141 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 142 | if (!valid_dimms) |
| 143 | die("No valid DIMMs found"); |
| 144 | } |
| 145 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 146 | void dram_xover(ramctr_timing *ctrl) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 147 | { |
| 148 | u32 reg; |
| 149 | int channel; |
| 150 | |
| 151 | FOR_ALL_CHANNELS { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 152 | /* Enable xover clk */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 153 | reg = get_XOVER_CLK(ctrl->rankmap[channel]); |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 154 | printram("XOVER CLK [%x] = %x\n", GDCRCKPICODE_ch(channel), reg); |
| 155 | MCHBAR32(GDCRCKPICODE_ch(channel)) = reg; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 156 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 157 | /* Enable xover ctl & xover cmd */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 158 | reg = get_XOVER_CMD(ctrl->rankmap[channel]); |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 159 | printram("XOVER CMD [%x] = %x\n", GDCRCMDPICODING_ch(channel), reg); |
| 160 | MCHBAR32(GDCRCMDPICODING_ch(channel)) = reg; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 161 | } |
| 162 | } |
| 163 | |
Patrick Rudolph | 19c3dad | 2016-11-26 11:37:45 +0100 | [diff] [blame] | 164 | static void dram_odt_stretch(ramctr_timing *ctrl, int channel) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 165 | { |
Angel Pons | 89ae6b8 | 2020-03-21 13:23:32 +0100 | [diff] [blame] | 166 | u32 addr, stretch; |
Patrick Rudolph | 19c3dad | 2016-11-26 11:37:45 +0100 | [diff] [blame] | 167 | |
| 168 | stretch = ctrl->ref_card_offset[channel]; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 169 | /* |
| 170 | * ODT stretch: |
| 171 | * Delay ODT signal by stretch value. Useful for multi DIMM setups on the same channel. |
| 172 | */ |
Angel Pons | 89ae6b8 | 2020-03-21 13:23:32 +0100 | [diff] [blame] | 173 | if (IS_SANDY_CPU(ctrl->cpu) && IS_SANDY_CPU_C(ctrl->cpu)) { |
Patrick Rudolph | 19c3dad | 2016-11-26 11:37:45 +0100 | [diff] [blame] | 174 | if (stretch == 2) |
| 175 | stretch = 3; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 176 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 177 | addr = SCHED_SECOND_CBIT_ch(channel); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 178 | MCHBAR32_AND_OR(addr, 0xffffc3ff, (stretch << 12) | (stretch << 10)); |
| 179 | printk(RAM_DEBUG, "OTHP Workaround [%x] = %x\n", addr, MCHBAR32(addr)); |
Patrick Rudolph | 19c3dad | 2016-11-26 11:37:45 +0100 | [diff] [blame] | 180 | } else { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 181 | addr = TC_OTHP_ch(channel); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 182 | MCHBAR32_AND_OR(addr, 0xfff0ffff, (stretch << 16) | (stretch << 18)); |
Iru Cai | 89af71c | 2018-08-16 16:46:27 +0800 | [diff] [blame] | 183 | printk(RAM_DEBUG, "OTHP [%x] = %x\n", addr, MCHBAR32(addr)); |
Patrick Rudolph | 19c3dad | 2016-11-26 11:37:45 +0100 | [diff] [blame] | 184 | } |
| 185 | } |
| 186 | |
| 187 | void dram_timing_regs(ramctr_timing *ctrl) |
| 188 | { |
| 189 | u32 reg, addr, val32; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 190 | int channel; |
| 191 | |
| 192 | FOR_ALL_CHANNELS { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 193 | /* BIN parameters */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 194 | reg = 0; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 195 | reg |= (ctrl->tRCD << 0); |
| 196 | reg |= (ctrl->tRP << 4); |
| 197 | reg |= (ctrl->CAS << 8); |
| 198 | reg |= (ctrl->CWL << 12); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 199 | reg |= (ctrl->tRAS << 16); |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 200 | printram("DBP [%x] = %x\n", TC_DBP_ch(channel), reg); |
| 201 | MCHBAR32(TC_DBP_ch(channel)) = reg; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 202 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 203 | /* Regular access parameters */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 204 | reg = 0; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 205 | reg |= (ctrl->tRRD << 0); |
| 206 | reg |= (ctrl->tRTP << 4); |
| 207 | reg |= (ctrl->tCKE << 8); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 208 | reg |= (ctrl->tWTR << 12); |
| 209 | reg |= (ctrl->tFAW << 16); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 210 | reg |= (ctrl->tWR << 24); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 211 | reg |= (3 << 30); |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 212 | printram("RAP [%x] = %x\n", TC_RAP_ch(channel), reg); |
| 213 | MCHBAR32(TC_RAP_ch(channel)) = reg; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 214 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 215 | /* Other parameters */ |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 216 | addr = TC_OTHP_ch(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 217 | reg = 0; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 218 | reg |= (ctrl->tXPDLL << 0); |
| 219 | reg |= (ctrl->tXP << 5); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 220 | reg |= (ctrl->tAONPD << 8); |
| 221 | reg |= 0xa0000; |
| 222 | printram("OTHP [%x] = %x\n", addr, reg); |
| 223 | MCHBAR32(addr) = reg; |
| 224 | |
Angel Pons | ca2f68a | 2020-03-22 13:15:12 +0100 | [diff] [blame] | 225 | /* Debug parameters - only applies to Ivy Bridge */ |
| 226 | if (IS_IVY_CPU(ctrl->cpu)) { |
| 227 | reg = 0; |
| 228 | |
| 229 | /* |
| 230 | * If tXP and tXPDLL are very high, we need to increase them by one. |
| 231 | * This can only happen on Ivy Bridge, and when overclocking the RAM. |
| 232 | */ |
| 233 | if (ctrl->tXP >= 8) |
| 234 | reg |= (1 << 12); |
| 235 | |
| 236 | if (ctrl->tXPDLL >= 32) |
| 237 | reg |= (1 << 13); |
| 238 | |
| 239 | MCHBAR32(TC_DTP_ch(channel)) = reg; |
| 240 | } |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 241 | |
Felix Held | 9fe248f | 2018-07-31 20:59:45 +0200 | [diff] [blame] | 242 | MCHBAR32_OR(addr, 0x00020000); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 243 | |
Patrick Rudolph | 19c3dad | 2016-11-26 11:37:45 +0100 | [diff] [blame] | 244 | dram_odt_stretch(ctrl, channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 245 | |
Patrick Rudolph | 5ee9bc1 | 2017-10-31 10:49:52 +0100 | [diff] [blame] | 246 | /* |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 247 | * TC-Refresh timing parameters: |
| 248 | * The tREFIx9 field should be programmed to minimum of 8.9 * tREFI (to allow |
| 249 | * for possible delays from ZQ or isoc) and tRASmax (70us) divided by 1024. |
Patrick Rudolph | 5ee9bc1 | 2017-10-31 10:49:52 +0100 | [diff] [blame] | 250 | */ |
| 251 | val32 = MIN((ctrl->tREFI * 89) / 10, (70000 << 8) / ctrl->tCK); |
| 252 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 253 | reg = ((ctrl->tREFI & 0xffff) << 0) | |
| 254 | ((ctrl->tRFC & 0x01ff) << 16) | (((val32 / 1024) & 0x7f) << 25); |
| 255 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 256 | printram("REFI [%x] = %x\n", TC_RFTP_ch(channel), reg); |
| 257 | MCHBAR32(TC_RFTP_ch(channel)) = reg; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 258 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 259 | MCHBAR32_OR(TC_RFP_ch(channel), 0xff); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 260 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 261 | /* Self-refresh timing parameters */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 262 | reg = 0; |
| 263 | val32 = tDLLK; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 264 | reg = (reg & ~0x00000fff) | (val32 << 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 265 | val32 = ctrl->tXSOffset; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 266 | reg = (reg & ~0x0000f000) | (val32 << 12); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 267 | val32 = tDLLK - ctrl->tXSOffset; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 268 | reg = (reg & ~0x03ff0000) | (val32 << 16); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 269 | val32 = ctrl->tMOD - 8; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 270 | reg = (reg & ~0xf0000000) | (val32 << 28); |
| 271 | printram("SRFTP [%x] = %x\n", TC_SRFTP_ch(channel), reg); |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 272 | MCHBAR32(TC_SRFTP_ch(channel)) = reg; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 273 | } |
| 274 | } |
| 275 | |
| 276 | void dram_dimm_mapping(ramctr_timing *ctrl) |
| 277 | { |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 278 | int channel; |
| 279 | dimm_info *info = &ctrl->info; |
| 280 | |
| 281 | FOR_ALL_CHANNELS { |
Nico Huber | ac4f216 | 2017-10-01 18:14:43 +0200 | [diff] [blame] | 282 | dimm_attr *dimmA, *dimmB; |
| 283 | u32 reg = 0; |
| 284 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 285 | if (info->dimm[channel][0].size_mb >= info->dimm[channel][1].size_mb) { |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 286 | dimmA = &info->dimm[channel][0]; |
| 287 | dimmB = &info->dimm[channel][1]; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 288 | reg |= (0 << 16); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 289 | } else { |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 290 | dimmA = &info->dimm[channel][1]; |
| 291 | dimmB = &info->dimm[channel][0]; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 292 | reg |= (1 << 16); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 293 | } |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 294 | |
Nico Huber | ac4f216 | 2017-10-01 18:14:43 +0200 | [diff] [blame] | 295 | if (dimmA && (dimmA->ranks > 0)) { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 296 | reg |= (dimmA->size_mb / 256) << 0; |
| 297 | reg |= (dimmA->ranks - 1) << 17; |
Nico Huber | ac4f216 | 2017-10-01 18:14:43 +0200 | [diff] [blame] | 298 | reg |= (dimmA->width / 8 - 1) << 19; |
| 299 | } |
| 300 | |
| 301 | if (dimmB && (dimmB->ranks > 0)) { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 302 | reg |= (dimmB->size_mb / 256) << 8; |
| 303 | reg |= (dimmB->ranks - 1) << 18; |
Nico Huber | ac4f216 | 2017-10-01 18:14:43 +0200 | [diff] [blame] | 304 | reg |= (dimmB->width / 8 - 1) << 20; |
| 305 | } |
| 306 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 307 | reg |= 1 << 21; /* Rank interleave */ |
| 308 | reg |= 1 << 22; /* Enhanced interleave */ |
Nico Huber | ac4f216 | 2017-10-01 18:14:43 +0200 | [diff] [blame] | 309 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 310 | if ((dimmA && (dimmA->ranks > 0)) || (dimmB && (dimmB->ranks > 0))) { |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 311 | ctrl->mad_dimm[channel] = reg; |
| 312 | } else { |
| 313 | ctrl->mad_dimm[channel] = 0; |
| 314 | } |
| 315 | } |
| 316 | } |
| 317 | |
Patrick Rudolph | dd66287 | 2017-10-28 18:20:11 +0200 | [diff] [blame] | 318 | void dram_dimm_set_mapping(ramctr_timing *ctrl, int training) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 319 | { |
| 320 | int channel; |
Patrick Rudolph | dd66287 | 2017-10-28 18:20:11 +0200 | [diff] [blame] | 321 | u32 ecc; |
| 322 | |
| 323 | if (ctrl->ecc_enabled) |
| 324 | ecc = training ? (1 << 24) : (3 << 24); |
| 325 | else |
| 326 | ecc = 0; |
| 327 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 328 | FOR_ALL_CHANNELS { |
Patrick Rudolph | dd66287 | 2017-10-28 18:20:11 +0200 | [diff] [blame] | 329 | MCHBAR32(MAD_DIMM(channel)) = ctrl->mad_dimm[channel] | ecc; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 330 | } |
Patrick Rudolph | dd66287 | 2017-10-28 18:20:11 +0200 | [diff] [blame] | 331 | |
| 332 | //udelay(10); /* TODO: Might be needed for ECC configurations; so far works without. */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 333 | } |
| 334 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 335 | void dram_zones(ramctr_timing *ctrl, int training) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 336 | { |
| 337 | u32 reg, ch0size, ch1size; |
| 338 | u8 val; |
| 339 | reg = 0; |
| 340 | val = 0; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 341 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 342 | if (training) { |
| 343 | ch0size = ctrl->channel_size_mb[0] ? 256 : 0; |
| 344 | ch1size = ctrl->channel_size_mb[1] ? 256 : 0; |
| 345 | } else { |
| 346 | ch0size = ctrl->channel_size_mb[0]; |
| 347 | ch1size = ctrl->channel_size_mb[1]; |
| 348 | } |
| 349 | |
| 350 | if (ch0size >= ch1size) { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 351 | reg = MCHBAR32(MAD_ZR); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 352 | val = ch1size / 256; |
| 353 | reg = (reg & ~0xff000000) | val << 24; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 354 | reg = (reg & ~0x00ff0000) | (2 * val) << 16; |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 355 | MCHBAR32(MAD_ZR) = reg; |
Felix Held | dee167e | 2019-12-30 17:30:16 +0100 | [diff] [blame] | 356 | MCHBAR32(MAD_CHNL) = 0x24; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 357 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 358 | } else { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 359 | reg = MCHBAR32(MAD_ZR); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 360 | val = ch0size / 256; |
| 361 | reg = (reg & ~0xff000000) | val << 24; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 362 | reg = (reg & ~0x00ff0000) | (2 * val) << 16; |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 363 | MCHBAR32(MAD_ZR) = reg; |
Felix Held | dee167e | 2019-12-30 17:30:16 +0100 | [diff] [blame] | 364 | MCHBAR32(MAD_CHNL) = 0x21; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 365 | } |
| 366 | } |
| 367 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 368 | #define DEFAULT_PCI_MMIO_SIZE 2048 |
| 369 | |
| 370 | static unsigned int get_mmio_size(void) |
| 371 | { |
| 372 | const struct device *dev; |
| 373 | const struct northbridge_intel_sandybridge_config *cfg = NULL; |
| 374 | |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 375 | dev = pcidev_path_on_root(PCI_DEVFN(0, 0)); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 376 | if (dev) |
| 377 | cfg = dev->chip_info; |
| 378 | |
| 379 | /* If this is zero, it just means devicetree.cb didn't set it */ |
| 380 | if (!cfg || cfg->pci_mmio_size == 0) |
| 381 | return DEFAULT_PCI_MMIO_SIZE; |
| 382 | else |
| 383 | return cfg->pci_mmio_size; |
| 384 | } |
| 385 | |
Patrick Rudolph | 05d4bf7e | 2017-10-28 16:36:09 +0200 | [diff] [blame] | 386 | /* |
| 387 | * Returns the ECC mode the NB is running at. It takes precedence over ECC capability. |
| 388 | * The ME/PCU/.. has the ability to change this. |
| 389 | * Return 0: ECC is optional |
| 390 | * Return 1: ECC is forced |
| 391 | */ |
| 392 | bool get_host_ecc_forced(void) |
| 393 | { |
| 394 | /* read Capabilities A Register */ |
| 395 | const u32 reg32 = pci_read_config32(HOST_BRIDGE, CAPID0_A); |
| 396 | return !!(reg32 & (1 << 24)); |
| 397 | } |
| 398 | |
| 399 | /* |
| 400 | * Returns the ECC capability. |
| 401 | * The ME/PCU/.. has the ability to change this. |
| 402 | * Return 0: ECC is disabled |
| 403 | * Return 1: ECC is possible |
| 404 | */ |
| 405 | bool get_host_ecc_cap(void) |
| 406 | { |
| 407 | /* read Capabilities A Register */ |
| 408 | const u32 reg32 = pci_read_config32(HOST_BRIDGE, CAPID0_A); |
| 409 | return !(reg32 & (1 << 25)); |
| 410 | } |
| 411 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 412 | void dram_memorymap(ramctr_timing *ctrl, int me_uma_size) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 413 | { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 414 | u32 reg, val, reclaim, tom, gfxstolen, gttsize; |
| 415 | size_t tsegbase, toludbase, remapbase, gfxstolenbase, mmiosize, gttbase; |
| 416 | size_t tsegsize, touudbase, remaplimit, mestolenbase, tsegbasedelta; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 417 | uint16_t ggc; |
| 418 | |
| 419 | mmiosize = get_mmio_size(); |
| 420 | |
Felix Held | 87ddea2 | 2020-01-26 04:55:27 +0100 | [diff] [blame] | 421 | ggc = pci_read_config16(HOST_BRIDGE, GGC); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 422 | if (!(ggc & 2)) { |
| 423 | gfxstolen = ((ggc >> 3) & 0x1f) * 32; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 424 | gttsize = ((ggc >> 8) & 0x3); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 425 | } else { |
| 426 | gfxstolen = 0; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 427 | gttsize = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 428 | } |
| 429 | |
| 430 | tsegsize = CONFIG_SMM_TSEG_SIZE >> 20; |
| 431 | |
| 432 | tom = ctrl->channel_size_mb[0] + ctrl->channel_size_mb[1]; |
| 433 | |
| 434 | mestolenbase = tom - me_uma_size; |
| 435 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 436 | toludbase = MIN(4096 - mmiosize + gfxstolen + gttsize + tsegsize, tom - me_uma_size); |
| 437 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 438 | gfxstolenbase = toludbase - gfxstolen; |
| 439 | gttbase = gfxstolenbase - gttsize; |
| 440 | |
| 441 | tsegbase = gttbase - tsegsize; |
| 442 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 443 | /* Round tsegbase down to nearest address aligned to tsegsize */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 444 | tsegbasedelta = tsegbase & (tsegsize - 1); |
| 445 | tsegbase &= ~(tsegsize - 1); |
| 446 | |
| 447 | gttbase -= tsegbasedelta; |
| 448 | gfxstolenbase -= tsegbasedelta; |
| 449 | toludbase -= tsegbasedelta; |
| 450 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 451 | /* Test if it is possible to reclaim a hole in the RAM addressing */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 452 | if (tom - me_uma_size > toludbase) { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 453 | /* Reclaim is possible */ |
| 454 | reclaim = 1; |
| 455 | remapbase = MAX(4096, tom - me_uma_size); |
| 456 | remaplimit = remapbase + MIN(4096, tom - me_uma_size) - toludbase - 1; |
| 457 | touudbase = remaplimit + 1; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 458 | } else { |
| 459 | // Reclaim not possible |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 460 | reclaim = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 461 | touudbase = tom - me_uma_size; |
| 462 | } |
| 463 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 464 | /* Update memory map in PCIe configuration space */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 465 | printk(BIOS_DEBUG, "Update PCI-E configuration space:\n"); |
| 466 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 467 | /* TOM (top of memory) */ |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 468 | reg = pci_read_config32(HOST_BRIDGE, TOM); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 469 | val = tom & 0xfff; |
| 470 | reg = (reg & ~0xfff00000) | (val << 20); |
Felix Held | 4902fee | 2019-12-28 18:09:47 +0100 | [diff] [blame] | 471 | printk(BIOS_DEBUG, "PCI(0, 0, 0)[%x] = %x\n", TOM, reg); |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 472 | pci_write_config32(HOST_BRIDGE, TOM, reg); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 473 | |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 474 | reg = pci_read_config32(HOST_BRIDGE, TOM + 4); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 475 | val = tom & 0xfffff000; |
| 476 | reg = (reg & ~0x000fffff) | (val >> 12); |
Felix Held | 4902fee | 2019-12-28 18:09:47 +0100 | [diff] [blame] | 477 | printk(BIOS_DEBUG, "PCI(0, 0, 0)[%x] = %x\n", TOM + 4, reg); |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 478 | pci_write_config32(HOST_BRIDGE, TOM + 4, reg); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 479 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 480 | /* TOLUD (Top Of Low Usable DRAM) */ |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 481 | reg = pci_read_config32(HOST_BRIDGE, TOLUD); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 482 | val = toludbase & 0xfff; |
| 483 | reg = (reg & ~0xfff00000) | (val << 20); |
Felix Held | 4902fee | 2019-12-28 18:09:47 +0100 | [diff] [blame] | 484 | printk(BIOS_DEBUG, "PCI(0, 0, 0)[%x] = %x\n", TOLUD, reg); |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 485 | pci_write_config32(HOST_BRIDGE, TOLUD, reg); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 486 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 487 | /* TOUUD LSB (Top Of Upper Usable DRAM) */ |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 488 | reg = pci_read_config32(HOST_BRIDGE, TOUUD); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 489 | val = touudbase & 0xfff; |
| 490 | reg = (reg & ~0xfff00000) | (val << 20); |
Felix Held | 4902fee | 2019-12-28 18:09:47 +0100 | [diff] [blame] | 491 | printk(BIOS_DEBUG, "PCI(0, 0, 0)[%x] = %x\n", TOUUD, reg); |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 492 | pci_write_config32(HOST_BRIDGE, TOUUD, reg); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 493 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 494 | /* TOUUD MSB */ |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 495 | reg = pci_read_config32(HOST_BRIDGE, TOUUD + 4); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 496 | val = touudbase & 0xfffff000; |
| 497 | reg = (reg & ~0x000fffff) | (val >> 12); |
Felix Held | 4902fee | 2019-12-28 18:09:47 +0100 | [diff] [blame] | 498 | printk(BIOS_DEBUG, "PCI(0, 0, 0)[%x] = %x\n", TOUUD + 4, reg); |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 499 | pci_write_config32(HOST_BRIDGE, TOUUD + 4, reg); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 500 | |
| 501 | if (reclaim) { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 502 | /* REMAP BASE */ |
| 503 | pci_write_config32(HOST_BRIDGE, REMAPBASE, remapbase << 20); |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 504 | pci_write_config32(HOST_BRIDGE, REMAPBASE + 4, remapbase >> 12); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 505 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 506 | /* REMAP LIMIT */ |
| 507 | pci_write_config32(HOST_BRIDGE, REMAPLIMIT, remaplimit << 20); |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 508 | pci_write_config32(HOST_BRIDGE, REMAPLIMIT + 4, remaplimit >> 12); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 509 | } |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 510 | /* TSEG */ |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 511 | reg = pci_read_config32(HOST_BRIDGE, TSEGMB); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 512 | val = tsegbase & 0xfff; |
| 513 | reg = (reg & ~0xfff00000) | (val << 20); |
Felix Held | 4902fee | 2019-12-28 18:09:47 +0100 | [diff] [blame] | 514 | printk(BIOS_DEBUG, "PCI(0, 0, 0)[%x] = %x\n", TSEGMB, reg); |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 515 | pci_write_config32(HOST_BRIDGE, TSEGMB, reg); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 516 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 517 | /* GFX stolen memory */ |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 518 | reg = pci_read_config32(HOST_BRIDGE, BDSM); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 519 | val = gfxstolenbase & 0xfff; |
| 520 | reg = (reg & ~0xfff00000) | (val << 20); |
Felix Held | 4902fee | 2019-12-28 18:09:47 +0100 | [diff] [blame] | 521 | printk(BIOS_DEBUG, "PCI(0, 0, 0)[%x] = %x\n", BDSM, reg); |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 522 | pci_write_config32(HOST_BRIDGE, BDSM, reg); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 523 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 524 | /* GTT stolen memory */ |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 525 | reg = pci_read_config32(HOST_BRIDGE, BGSM); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 526 | val = gttbase & 0xfff; |
| 527 | reg = (reg & ~0xfff00000) | (val << 20); |
Felix Held | 4902fee | 2019-12-28 18:09:47 +0100 | [diff] [blame] | 528 | printk(BIOS_DEBUG, "PCI(0, 0, 0)[%x] = %x\n", BGSM, reg); |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 529 | pci_write_config32(HOST_BRIDGE, BGSM, reg); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 530 | |
| 531 | if (me_uma_size) { |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 532 | reg = pci_read_config32(HOST_BRIDGE, MESEG_MASK + 4); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 533 | val = (0x80000 - me_uma_size) & 0xfffff000; |
| 534 | reg = (reg & ~0x000fffff) | (val >> 12); |
Felix Held | 651f99f | 2019-12-30 16:28:48 +0100 | [diff] [blame] | 535 | printk(BIOS_DEBUG, "PCI(0, 0, 0)[%x] = %x\n", MESEG_MASK + 4, reg); |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 536 | pci_write_config32(HOST_BRIDGE, MESEG_MASK + 4, reg); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 537 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 538 | /* ME base */ |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 539 | reg = pci_read_config32(HOST_BRIDGE, MESEG_BASE); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 540 | val = mestolenbase & 0xfff; |
| 541 | reg = (reg & ~0xfff00000) | (val << 20); |
Felix Held | 651f99f | 2019-12-30 16:28:48 +0100 | [diff] [blame] | 542 | printk(BIOS_DEBUG, "PCI(0, 0, 0)[%x] = %x\n", MESEG_BASE, reg); |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 543 | pci_write_config32(HOST_BRIDGE, MESEG_BASE, reg); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 544 | |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 545 | reg = pci_read_config32(HOST_BRIDGE, MESEG_BASE + 4); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 546 | val = mestolenbase & 0xfffff000; |
| 547 | reg = (reg & ~0x000fffff) | (val >> 12); |
Felix Held | 651f99f | 2019-12-30 16:28:48 +0100 | [diff] [blame] | 548 | printk(BIOS_DEBUG, "PCI(0, 0, 0)[%x] = %x\n", MESEG_BASE + 4, reg); |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 549 | pci_write_config32(HOST_BRIDGE, MESEG_BASE + 4, reg); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 550 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 551 | /* ME mask */ |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 552 | reg = pci_read_config32(HOST_BRIDGE, MESEG_MASK); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 553 | val = (0x80000 - me_uma_size) & 0xfff; |
| 554 | reg = (reg & ~0xfff00000) | (val << 20); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 555 | reg = reg | ME_STLEN_EN; /* Set ME memory enable */ |
| 556 | reg = reg | MELCK; /* Set lock bit on ME mem */ |
Felix Held | 651f99f | 2019-12-30 16:28:48 +0100 | [diff] [blame] | 557 | printk(BIOS_DEBUG, "PCI(0, 0, 0)[%x] = %x\n", MESEG_MASK, reg); |
Angel Pons | b31d1d7 | 2020-01-10 01:35:09 +0100 | [diff] [blame] | 558 | pci_write_config32(HOST_BRIDGE, MESEG_MASK, reg); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 559 | } |
| 560 | } |
| 561 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 562 | static void wait_for_iosav(int channel) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 563 | { |
| 564 | while (1) { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 565 | if (MCHBAR32(IOSAV_STATUS_ch(channel)) & 0x50) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 566 | return; |
| 567 | } |
| 568 | } |
| 569 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 570 | static void write_reset(ramctr_timing *ctrl) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 571 | { |
| 572 | int channel, slotrank; |
| 573 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 574 | /* Choose a populated channel */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 575 | channel = (ctrl->rankmap[0]) ? 0 : 1; |
| 576 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 577 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 578 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 579 | /* Choose a populated rank */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 580 | slotrank = (ctrl->rankmap[channel] & 1) ? 0 : 2; |
| 581 | |
| 582 | /* DRAM command ZQCS */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 583 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 584 | IOSAV_ZQCS, 0, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 585 | 1, 3, 8, SSQ_NA, |
| 586 | 0, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 587 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 588 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 589 | /* |
| 590 | * Execute command queue - why is bit 22 set here?! |
| 591 | * |
| 592 | * This is actually using the IOSAV state machine as a timer, so refresh is allowed. |
| 593 | */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 594 | iosav_run_queue(channel, 1, 1, true); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 595 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 596 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 597 | } |
| 598 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 599 | void dram_jedecreset(ramctr_timing *ctrl) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 600 | { |
Felix Held | 9fe248f | 2018-07-31 20:59:45 +0200 | [diff] [blame] | 601 | u32 reg; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 602 | int channel; |
| 603 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 604 | while (!(MCHBAR32(RCOMP_TIMER) & (1 << 16))) |
| 605 | ; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 606 | do { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 607 | reg = MCHBAR32(IOSAV_STATUS_ch(0)); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 608 | } while ((reg & 0x14) == 0); |
| 609 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 610 | /* Set state of memory controller */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 611 | reg = 0x112; |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 612 | MCHBAR32(MC_INIT_STATE_G) = reg; |
| 613 | MCHBAR32(MC_INIT_STATE) = 0; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 614 | reg |= 2; /* DDR reset */ |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 615 | MCHBAR32(MC_INIT_STATE_G) = reg; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 616 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 617 | /* Assert DIMM reset signal */ |
| 618 | MCHBAR32_AND(MC_INIT_STATE_G, ~2); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 619 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 620 | /* Wait 200us */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 621 | udelay(200); |
| 622 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 623 | /* Deassert DIMM reset signal */ |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 624 | MCHBAR32_OR(MC_INIT_STATE_G, 2); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 625 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 626 | /* Wait 500us */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 627 | udelay(500); |
| 628 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 629 | /* Enable DCLK */ |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 630 | MCHBAR32_OR(MC_INIT_STATE_G, 4); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 631 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 632 | /* XXX Wait 20ns */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 633 | udelay(1); |
| 634 | |
| 635 | FOR_ALL_CHANNELS { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 636 | /* Set valid rank CKE */ |
Felix Held | 9fe248f | 2018-07-31 20:59:45 +0200 | [diff] [blame] | 637 | reg = ctrl->rankmap[channel]; |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 638 | MCHBAR32(MC_INIT_STATE_ch(channel)) = reg; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 639 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 640 | /* Wait 10ns for ranks to settle */ |
| 641 | // udelay(0.01); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 642 | |
| 643 | reg = (reg & ~0xf0) | (ctrl->rankmap[channel] << 4); |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 644 | MCHBAR32(MC_INIT_STATE_ch(channel)) = reg; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 645 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 646 | /* Write reset using a NOP */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 647 | write_reset(ctrl); |
| 648 | } |
| 649 | } |
| 650 | |
| 651 | static odtmap get_ODT(ramctr_timing *ctrl, u8 rank, int channel) |
| 652 | { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 653 | /* Get ODT based on rankmap */ |
| 654 | int dimms_per_ch = (ctrl->rankmap[channel] & 1) + ((ctrl->rankmap[channel] >> 2) & 1); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 655 | |
| 656 | if (dimms_per_ch == 1) { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 657 | return (const odtmap){60, 60}; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 658 | } else { |
| 659 | return (const odtmap){120, 30}; |
| 660 | } |
| 661 | } |
| 662 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 663 | static void write_mrreg(ramctr_timing *ctrl, int channel, int slotrank, int reg, u32 val) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 664 | { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 665 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 666 | |
| 667 | if (ctrl->rank_mirror[channel][slotrank]) { |
| 668 | /* DDR3 Rank1 Address mirror |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 669 | swap the following pins: |
| 670 | A3<->A4, A5<->A6, A7<->A8, BA0<->BA1 */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 671 | reg = ((reg >> 1) & 1) | ((reg << 1) & 2); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 672 | val = (val & ~0x1f8) | ((val >> 1) & 0xa8) | ((val & 0xa8) << 1); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 673 | } |
| 674 | |
| 675 | /* DRAM command MRS */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 676 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 677 | IOSAV_MRS, 0, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 678 | 1, 4, 4, SSQ_NA, |
| 679 | val, 6, reg, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 680 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 681 | |
| 682 | /* DRAM command MRS */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 683 | IOSAV_SUBSEQUENCE(channel, 1, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 684 | IOSAV_MRS, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 685 | 1, 4, 4, SSQ_NA, |
| 686 | val, 6, reg, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 687 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 688 | |
| 689 | /* DRAM command MRS */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 690 | IOSAV_SUBSEQUENCE(channel, 2, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 691 | IOSAV_MRS, 0, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 692 | 1, 4, ctrl->tMOD, SSQ_NA, |
| 693 | val, 6, reg, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 694 | 0, 0, 0, 0, 0, 0, 0, 0); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 695 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 696 | /* Execute command queue */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 697 | iosav_run_once(channel, 3); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 698 | } |
| 699 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 700 | static u32 make_mr0(ramctr_timing *ctrl, u8 rank) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 701 | { |
| 702 | u16 mr0reg, mch_cas, mch_wr; |
| 703 | static const u8 mch_wr_t[12] = { 1, 2, 3, 4, 0, 5, 0, 6, 0, 7, 0, 0 }; |
Patrick Rudolph | 74203de | 2017-11-20 11:57:01 +0100 | [diff] [blame] | 704 | const size_t is_mobile = get_platform_type() == PLATFORM_MOBILE; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 705 | |
| 706 | /* DLL Reset - self clearing - set after CLK frequency has been changed */ |
| 707 | mr0reg = 0x100; |
| 708 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 709 | /* Convert CAS to MCH register friendly */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 710 | if (ctrl->CAS < 12) { |
| 711 | mch_cas = (u16) ((ctrl->CAS - 4) << 1); |
| 712 | } else { |
| 713 | mch_cas = (u16) (ctrl->CAS - 12); |
| 714 | mch_cas = ((mch_cas << 1) | 0x1); |
| 715 | } |
| 716 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 717 | /* Convert tWR to MCH register friendly */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 718 | mch_wr = mch_wr_t[ctrl->tWR - 5]; |
| 719 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 720 | mr0reg = (mr0reg & ~0x0004) | ((mch_cas & 0x1) << 2); |
| 721 | mr0reg = (mr0reg & ~0x0070) | ((mch_cas & 0xe) << 3); |
| 722 | mr0reg = (mr0reg & ~0x0e00) | (mch_wr << 9); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 723 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 724 | /* Precharge PD - Fast (desktop) 1 or slow (mobile) 0 - mostly power-saving feature */ |
| 725 | mr0reg = (mr0reg & ~(1 << 12)) | (!is_mobile << 12); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 726 | return mr0reg; |
| 727 | } |
| 728 | |
| 729 | static void dram_mr0(ramctr_timing *ctrl, u8 rank, int channel) |
| 730 | { |
Felix Held | 2bb3cdf | 2018-07-28 00:23:59 +0200 | [diff] [blame] | 731 | write_mrreg(ctrl, channel, rank, 0, make_mr0(ctrl, rank)); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 732 | } |
| 733 | |
| 734 | static u32 encode_odt(u32 odt) |
| 735 | { |
| 736 | switch (odt) { |
| 737 | case 30: |
| 738 | return (1 << 9) | (1 << 2); // RZQ/8, RZQ/4 |
| 739 | case 60: |
| 740 | return (1 << 2); // RZQ/4 |
| 741 | case 120: |
| 742 | return (1 << 6); // RZQ/2 |
| 743 | default: |
| 744 | case 0: |
| 745 | return 0; |
| 746 | } |
| 747 | } |
| 748 | |
| 749 | static u32 make_mr1(ramctr_timing *ctrl, u8 rank, int channel) |
| 750 | { |
| 751 | odtmap odt; |
| 752 | u32 mr1reg; |
| 753 | |
| 754 | odt = get_ODT(ctrl, rank, channel); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 755 | mr1reg = 2; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 756 | |
| 757 | mr1reg |= encode_odt(odt.rttnom); |
| 758 | |
| 759 | return mr1reg; |
| 760 | } |
| 761 | |
| 762 | static void dram_mr1(ramctr_timing *ctrl, u8 rank, int channel) |
| 763 | { |
| 764 | u16 mr1reg; |
| 765 | |
| 766 | mr1reg = make_mr1(ctrl, rank, channel); |
| 767 | |
| 768 | write_mrreg(ctrl, channel, rank, 1, mr1reg); |
| 769 | } |
| 770 | |
| 771 | static void dram_mr2(ramctr_timing *ctrl, u8 rank, int channel) |
| 772 | { |
| 773 | u16 pasr, cwl, mr2reg; |
| 774 | odtmap odt; |
| 775 | int srt; |
| 776 | |
| 777 | pasr = 0; |
| 778 | cwl = ctrl->CWL - 5; |
| 779 | odt = get_ODT(ctrl, rank, channel); |
| 780 | |
| 781 | srt = ctrl->extended_temperature_range && !ctrl->auto_self_refresh; |
| 782 | |
| 783 | mr2reg = 0; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 784 | mr2reg = (mr2reg & ~0x07) | pasr; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 785 | mr2reg = (mr2reg & ~0x38) | (cwl << 3); |
| 786 | mr2reg = (mr2reg & ~0x40) | (ctrl->auto_self_refresh << 6); |
| 787 | mr2reg = (mr2reg & ~0x80) | (srt << 7); |
| 788 | mr2reg |= (odt.rttwr / 60) << 9; |
| 789 | |
| 790 | write_mrreg(ctrl, channel, rank, 2, mr2reg); |
| 791 | } |
| 792 | |
| 793 | static void dram_mr3(ramctr_timing *ctrl, u8 rank, int channel) |
| 794 | { |
| 795 | write_mrreg(ctrl, channel, rank, 3, 0); |
| 796 | } |
| 797 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 798 | void dram_mrscommands(ramctr_timing *ctrl) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 799 | { |
| 800 | u8 slotrank; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 801 | int channel; |
| 802 | |
| 803 | FOR_ALL_POPULATED_CHANNELS { |
| 804 | FOR_ALL_POPULATED_RANKS { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 805 | /* MR2 */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 806 | dram_mr2(ctrl, slotrank, channel); |
| 807 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 808 | /* MR3 */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 809 | dram_mr3(ctrl, slotrank, channel); |
| 810 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 811 | /* MR1 */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 812 | dram_mr1(ctrl, slotrank, channel); |
| 813 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 814 | /* MR0 */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 815 | dram_mr0(ctrl, slotrank, channel); |
| 816 | } |
| 817 | } |
| 818 | |
Angel Pons | 69e1714 | 2020-03-23 12:26:29 +0100 | [diff] [blame] | 819 | /* DRAM command NOP (without ODT nor chip selects) */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 820 | IOSAV_SUBSEQUENCE(BROADCAST_CH, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 821 | IOSAV_NOP & ~(0xff << 8), 0, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 822 | 1, 4, 15, SSQ_NA, |
| 823 | 2, 6, 0, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 824 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 825 | |
| 826 | /* DRAM command ZQCL */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 827 | IOSAV_SUBSEQUENCE(BROADCAST_CH, 1, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 828 | IOSAV_ZQCS, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 829 | 1, 4, 400, SSQ_NA, |
| 830 | 1024, 6, 0, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 831 | 0, 0, 0, 1, 20, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 832 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 833 | /* Execute command queue on all channels. Do it four times. */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 834 | iosav_run_queue(BROADCAST_CH, 4, 2, false); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 835 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 836 | FOR_ALL_CHANNELS { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 837 | /* Wait for ref drained */ |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 838 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 839 | } |
| 840 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 841 | /* Refresh enable */ |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 842 | MCHBAR32_OR(MC_INIT_STATE_G, 8); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 843 | |
| 844 | FOR_ALL_POPULATED_CHANNELS { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 845 | MCHBAR32_AND(SCHED_CBIT_ch(channel), ~0x200000); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 846 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 847 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 848 | |
| 849 | slotrank = (ctrl->rankmap[channel] & 1) ? 0 : 2; |
| 850 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 851 | /* Drain */ |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 852 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 853 | |
| 854 | /* DRAM command ZQCS */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 855 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 856 | IOSAV_ZQCS, 0, |
Angel Pons | 2be5900 | 2020-05-02 22:15:03 +0200 | [diff] [blame^] | 857 | 1, 4, 101, SSQ_NA, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 858 | 0, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 859 | 0, 0, 0, 0, 31, 0, 0, 0); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 860 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 861 | /* Execute command queue */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 862 | iosav_run_once(channel, 1); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 863 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 864 | /* Drain */ |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 865 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 866 | } |
| 867 | } |
| 868 | |
Felix Held | 3b90603 | 2020-01-14 17:05:43 +0100 | [diff] [blame] | 869 | static const u32 lane_base[] = { |
| 870 | LANEBASE_B0, LANEBASE_B1, LANEBASE_B2, LANEBASE_B3, |
| 871 | LANEBASE_B4, LANEBASE_B5, LANEBASE_B6, LANEBASE_B7, |
| 872 | LANEBASE_ECC |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 873 | }; |
| 874 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 875 | void program_timings(ramctr_timing *ctrl, int channel) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 876 | { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 877 | u32 reg32, reg_roundtrip_latency, reg_pi_code, reg_logic_delay, reg_io_latency; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 878 | int lane; |
| 879 | int slotrank, slot; |
| 880 | int full_shift = 0; |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 881 | u16 pi_coding_ctrl[NUM_SLOTS]; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 882 | |
| 883 | FOR_ALL_POPULATED_RANKS { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 884 | if (full_shift < -ctrl->timings[channel][slotrank].pi_coding) |
| 885 | full_shift = -ctrl->timings[channel][slotrank].pi_coding; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 886 | } |
| 887 | |
| 888 | for (slot = 0; slot < NUM_SLOTS; slot++) |
| 889 | switch ((ctrl->rankmap[channel] >> (2 * slot)) & 3) { |
| 890 | case 0: |
| 891 | default: |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 892 | pi_coding_ctrl[slot] = 0x7f; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 893 | break; |
| 894 | case 1: |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 895 | pi_coding_ctrl[slot] = |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 896 | ctrl->timings[channel][2 * slot + 0].pi_coding + full_shift; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 897 | break; |
| 898 | case 2: |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 899 | pi_coding_ctrl[slot] = |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 900 | ctrl->timings[channel][2 * slot + 1].pi_coding + full_shift; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 901 | break; |
| 902 | case 3: |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 903 | pi_coding_ctrl[slot] = |
| 904 | (ctrl->timings[channel][2 * slot].pi_coding + |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 905 | ctrl->timings[channel][2 * slot + 1].pi_coding) / 2 + full_shift; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 906 | break; |
| 907 | } |
| 908 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 909 | /* Enable CMD XOVER */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 910 | reg32 = get_XOVER_CMD(ctrl->rankmap[channel]); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 911 | reg32 |= (pi_coding_ctrl[0] & 0x3f) << 6; |
| 912 | reg32 |= (pi_coding_ctrl[0] & 0x40) << 9; |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 913 | reg32 |= (pi_coding_ctrl[1] & 0x7f) << 18; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 914 | reg32 |= (full_shift & 0x3f) | ((full_shift & 0x40) << 6); |
| 915 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 916 | MCHBAR32(GDCRCMDPICODING_ch(channel)) = reg32; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 917 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 918 | /* Enable CLK XOVER */ |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 919 | reg_pi_code = get_XOVER_CLK(ctrl->rankmap[channel]); |
| 920 | reg_logic_delay = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 921 | |
| 922 | FOR_ALL_POPULATED_RANKS { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 923 | int shift = ctrl->timings[channel][slotrank].pi_coding + full_shift; |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 924 | int offset_pi_code; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 925 | if (shift < 0) |
| 926 | shift = 0; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 927 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 928 | offset_pi_code = ctrl->pi_code_offset + shift; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 929 | |
| 930 | /* Set CLK phase shift */ |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 931 | reg_pi_code |= (offset_pi_code & 0x3f) << (6 * slotrank); |
| 932 | reg_logic_delay |= ((offset_pi_code >> 6) & 1) << slotrank; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 933 | } |
| 934 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 935 | MCHBAR32(GDCRCKPICODE_ch(channel)) = reg_pi_code; |
| 936 | MCHBAR32(GDCRCKLOGICDELAY_ch(channel)) = reg_logic_delay; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 937 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 938 | reg_io_latency = MCHBAR32(SC_IO_LATENCY_ch(channel)); |
Felix Held | dee167e | 2019-12-30 17:30:16 +0100 | [diff] [blame] | 939 | reg_io_latency &= 0xffff0000; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 940 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 941 | reg_roundtrip_latency = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 942 | |
| 943 | FOR_ALL_POPULATED_RANKS { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 944 | int post_timA_min_high = 7, pre_timA_min_high = 7; |
| 945 | int post_timA_max_high = 0, pre_timA_max_high = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 946 | int shift_402x = 0; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 947 | int shift = ctrl->timings[channel][slotrank].pi_coding + full_shift; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 948 | |
| 949 | if (shift < 0) |
| 950 | shift = 0; |
| 951 | |
| 952 | FOR_ALL_LANES { |
Arthur Heymans | abc504f | 2017-05-15 09:36:44 +0200 | [diff] [blame] | 953 | post_timA_min_high = MIN(post_timA_min_high, |
| 954 | (ctrl->timings[channel][slotrank].lanes[lane]. |
| 955 | timA + shift) >> 6); |
| 956 | pre_timA_min_high = MIN(pre_timA_min_high, |
| 957 | ctrl->timings[channel][slotrank].lanes[lane]. |
| 958 | timA >> 6); |
| 959 | post_timA_max_high = MAX(post_timA_max_high, |
| 960 | (ctrl->timings[channel][slotrank].lanes[lane]. |
| 961 | timA + shift) >> 6); |
| 962 | pre_timA_max_high = MAX(pre_timA_max_high, |
| 963 | ctrl->timings[channel][slotrank].lanes[lane]. |
| 964 | timA >> 6); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 965 | } |
| 966 | |
| 967 | if (pre_timA_max_high - pre_timA_min_high < |
| 968 | post_timA_max_high - post_timA_min_high) |
| 969 | shift_402x = +1; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 970 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 971 | else if (pre_timA_max_high - pre_timA_min_high > |
| 972 | post_timA_max_high - post_timA_min_high) |
| 973 | shift_402x = -1; |
| 974 | |
Felix Held | dee167e | 2019-12-30 17:30:16 +0100 | [diff] [blame] | 975 | reg_io_latency |= |
Felix Held | ef4fe3e | 2019-12-31 14:15:05 +0100 | [diff] [blame] | 976 | (ctrl->timings[channel][slotrank].io_latency + shift_402x - |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 977 | post_timA_min_high) << (4 * slotrank); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 978 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 979 | reg_roundtrip_latency |= |
| 980 | (ctrl->timings[channel][slotrank].roundtrip_latency + |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 981 | shift_402x) << (8 * slotrank); |
| 982 | |
| 983 | FOR_ALL_LANES { |
Felix Held | fb19c8a | 2020-01-14 21:27:59 +0100 | [diff] [blame] | 984 | MCHBAR32(lane_base[lane] + GDCRRX(channel, slotrank)) = |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 985 | (((ctrl->timings[channel][slotrank].lanes[lane]. |
| 986 | timA + shift) & 0x3f) |
| 987 | | |
| 988 | ((ctrl->timings[channel][slotrank].lanes[lane]. |
| 989 | rising + shift) << 8) |
| 990 | | |
| 991 | (((ctrl->timings[channel][slotrank].lanes[lane]. |
| 992 | timA + shift - |
| 993 | (post_timA_min_high << 6)) & 0x1c0) << 10) |
| 994 | | ((ctrl->timings[channel][slotrank].lanes[lane]. |
| 995 | falling + shift) << 20)); |
| 996 | |
Felix Held | fb19c8a | 2020-01-14 21:27:59 +0100 | [diff] [blame] | 997 | MCHBAR32(lane_base[lane] + GDCRTX(channel, slotrank)) = |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 998 | (((ctrl->timings[channel][slotrank].lanes[lane]. |
| 999 | timC + shift) & 0x3f) |
| 1000 | | |
| 1001 | (((ctrl->timings[channel][slotrank].lanes[lane]. |
| 1002 | timB + shift) & 0x3f) << 8) |
| 1003 | | |
| 1004 | (((ctrl->timings[channel][slotrank].lanes[lane]. |
| 1005 | timB + shift) & 0x1c0) << 9) |
| 1006 | | |
| 1007 | (((ctrl->timings[channel][slotrank].lanes[lane]. |
| 1008 | timC + shift) & 0x40) << 13)); |
| 1009 | } |
| 1010 | } |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1011 | MCHBAR32(SC_ROUNDT_LAT_ch(channel)) = reg_roundtrip_latency; |
| 1012 | MCHBAR32(SC_IO_LATENCY_ch(channel)) = reg_io_latency; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1013 | } |
| 1014 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1015 | static void test_timA(ramctr_timing *ctrl, int channel, int slotrank) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1016 | { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1017 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1018 | |
| 1019 | /* DRAM command MRS |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1020 | write MR3 MPR enable |
| 1021 | in this mode only RD and RDA are allowed |
| 1022 | all reads return a predefined pattern */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1023 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1024 | IOSAV_MRS, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1025 | 1, 3, ctrl->tMOD, SSQ_NA, |
| 1026 | 4, 6, 3, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1027 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1028 | |
| 1029 | /* DRAM command RD */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1030 | IOSAV_SUBSEQUENCE(channel, 1, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1031 | IOSAV_RD, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1032 | 1, 3, 4, SSQ_RD, |
| 1033 | 0, 0, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1034 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1035 | |
| 1036 | /* DRAM command RD */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1037 | IOSAV_SUBSEQUENCE(channel, 2, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1038 | IOSAV_RD, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1039 | 15, 4, ctrl->CAS + 36, SSQ_NA, |
| 1040 | 0, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1041 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1042 | |
| 1043 | /* DRAM command MRS |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1044 | write MR3 MPR disable */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1045 | IOSAV_SUBSEQUENCE(channel, 3, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1046 | IOSAV_MRS, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1047 | 1, 3, ctrl->tMOD, SSQ_NA, |
| 1048 | 0, 6, 3, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1049 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1050 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1051 | /* Execute command queue */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 1052 | iosav_run_once(channel, 4); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1053 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1054 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1055 | } |
| 1056 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1057 | static int does_lane_work(ramctr_timing *ctrl, int channel, int slotrank, int lane) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1058 | { |
| 1059 | u32 timA = ctrl->timings[channel][slotrank].lanes[lane].timA; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1060 | |
| 1061 | return (MCHBAR32(lane_base[lane] + |
| 1062 | GDCRTRAININGRESULT(channel, (timA / 32) & 1)) >> (timA % 32)) & 1; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1063 | } |
| 1064 | |
| 1065 | struct run { |
| 1066 | int middle; |
| 1067 | int end; |
| 1068 | int start; |
| 1069 | int all; |
| 1070 | int length; |
| 1071 | }; |
| 1072 | |
| 1073 | static struct run get_longest_zero_run(int *seq, int sz) |
| 1074 | { |
| 1075 | int i, ls; |
| 1076 | int bl = 0, bs = 0; |
| 1077 | struct run ret; |
| 1078 | |
| 1079 | ls = 0; |
| 1080 | for (i = 0; i < 2 * sz; i++) |
| 1081 | if (seq[i % sz]) { |
| 1082 | if (i - ls > bl) { |
| 1083 | bl = i - ls; |
| 1084 | bs = ls; |
| 1085 | } |
| 1086 | ls = i + 1; |
| 1087 | } |
| 1088 | if (bl == 0) { |
| 1089 | ret.middle = sz / 2; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1090 | ret.start = 0; |
| 1091 | ret.end = sz; |
Jacob Garber | e0c181d | 2019-04-08 22:21:43 -0600 | [diff] [blame] | 1092 | ret.length = sz; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1093 | ret.all = 1; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1094 | return ret; |
| 1095 | } |
| 1096 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1097 | ret.start = bs % sz; |
| 1098 | ret.end = (bs + bl - 1) % sz; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1099 | ret.middle = (bs + (bl - 1) / 2) % sz; |
| 1100 | ret.length = bl; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1101 | ret.all = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1102 | |
| 1103 | return ret; |
| 1104 | } |
| 1105 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1106 | static void discover_timA_coarse(ramctr_timing *ctrl, int channel, int slotrank, int *upperA) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1107 | { |
| 1108 | int timA; |
| 1109 | int statistics[NUM_LANES][128]; |
| 1110 | int lane; |
| 1111 | |
| 1112 | for (timA = 0; timA < 128; timA++) { |
| 1113 | FOR_ALL_LANES { |
| 1114 | ctrl->timings[channel][slotrank].lanes[lane].timA = timA; |
| 1115 | } |
| 1116 | program_timings(ctrl, channel); |
| 1117 | |
| 1118 | test_timA(ctrl, channel, slotrank); |
| 1119 | |
| 1120 | FOR_ALL_LANES { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1121 | statistics[lane][timA] = !does_lane_work(ctrl, channel, slotrank, lane); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1122 | } |
| 1123 | } |
| 1124 | FOR_ALL_LANES { |
| 1125 | struct run rn = get_longest_zero_run(statistics[lane], 128); |
| 1126 | ctrl->timings[channel][slotrank].lanes[lane].timA = rn.middle; |
| 1127 | upperA[lane] = rn.end; |
| 1128 | if (upperA[lane] < rn.middle) |
| 1129 | upperA[lane] += 128; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1130 | |
Patrick Rudolph | 368b615 | 2016-11-25 16:36:52 +0100 | [diff] [blame] | 1131 | printram("timA: %d, %d, %d: 0x%02x-0x%02x-0x%02x\n", |
Felix Held | 2bb3cdf | 2018-07-28 00:23:59 +0200 | [diff] [blame] | 1132 | channel, slotrank, lane, rn.start, rn.middle, rn.end); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1133 | } |
| 1134 | } |
| 1135 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1136 | static void discover_timA_fine(ramctr_timing *ctrl, int channel, int slotrank, int *upperA) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1137 | { |
| 1138 | int timA_delta; |
| 1139 | int statistics[NUM_LANES][51]; |
| 1140 | int lane, i; |
| 1141 | |
| 1142 | memset(statistics, 0, sizeof(statistics)); |
| 1143 | |
| 1144 | for (timA_delta = -25; timA_delta <= 25; timA_delta++) { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1145 | |
| 1146 | FOR_ALL_LANES { |
| 1147 | ctrl->timings[channel][slotrank].lanes[lane].timA |
| 1148 | = upperA[lane] + timA_delta + 0x40; |
| 1149 | } |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1150 | program_timings(ctrl, channel); |
| 1151 | |
| 1152 | for (i = 0; i < 100; i++) { |
| 1153 | test_timA(ctrl, channel, slotrank); |
| 1154 | FOR_ALL_LANES { |
| 1155 | statistics[lane][timA_delta + 25] += |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1156 | does_lane_work(ctrl, channel, slotrank, lane); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1157 | } |
| 1158 | } |
| 1159 | } |
| 1160 | FOR_ALL_LANES { |
| 1161 | int last_zero, first_all; |
| 1162 | |
| 1163 | for (last_zero = -25; last_zero <= 25; last_zero++) |
| 1164 | if (statistics[lane][last_zero + 25]) |
| 1165 | break; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1166 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1167 | last_zero--; |
| 1168 | for (first_all = -25; first_all <= 25; first_all++) |
| 1169 | if (statistics[lane][first_all + 25] == 100) |
| 1170 | break; |
| 1171 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1172 | printram("lane %d: %d, %d\n", lane, last_zero, first_all); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1173 | |
| 1174 | ctrl->timings[channel][slotrank].lanes[lane].timA = |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1175 | (last_zero + first_all) / 2 + upperA[lane]; |
| 1176 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1177 | printram("Aval: %d, %d, %d: %x\n", channel, slotrank, |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1178 | lane, ctrl->timings[channel][slotrank].lanes[lane].timA); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1179 | } |
| 1180 | } |
| 1181 | |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 1182 | static int discover_402x(ramctr_timing *ctrl, int channel, int slotrank, int *upperA) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1183 | { |
| 1184 | int works[NUM_LANES]; |
| 1185 | int lane; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1186 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1187 | while (1) { |
| 1188 | int all_works = 1, some_works = 0; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1189 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1190 | program_timings(ctrl, channel); |
| 1191 | test_timA(ctrl, channel, slotrank); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1192 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1193 | FOR_ALL_LANES { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1194 | works[lane] = !does_lane_work(ctrl, channel, slotrank, lane); |
| 1195 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1196 | if (works[lane]) |
| 1197 | some_works = 1; |
| 1198 | else |
| 1199 | all_works = 0; |
| 1200 | } |
| 1201 | if (all_works) |
| 1202 | return 0; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1203 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1204 | if (!some_works) { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1205 | if (ctrl->timings[channel][slotrank].roundtrip_latency < 2) { |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1206 | printk(BIOS_EMERG, "402x discovery failed (1): %d, %d\n", |
| 1207 | channel, slotrank); |
| 1208 | return MAKE_ERR; |
| 1209 | } |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1210 | ctrl->timings[channel][slotrank].roundtrip_latency -= 2; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1211 | printram("4024 -= 2;\n"); |
| 1212 | continue; |
| 1213 | } |
Felix Held | ef4fe3e | 2019-12-31 14:15:05 +0100 | [diff] [blame] | 1214 | ctrl->timings[channel][slotrank].io_latency += 2; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1215 | printram("4028 += 2;\n"); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1216 | |
Felix Held | ef4fe3e | 2019-12-31 14:15:05 +0100 | [diff] [blame] | 1217 | if (ctrl->timings[channel][slotrank].io_latency >= 0x10) { |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1218 | printk(BIOS_EMERG, "402x discovery failed (2): %d, %d\n", |
| 1219 | channel, slotrank); |
| 1220 | return MAKE_ERR; |
| 1221 | } |
| 1222 | FOR_ALL_LANES if (works[lane]) { |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 1223 | ctrl->timings[channel][slotrank].lanes[lane].timA += 128; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1224 | upperA[lane] += 128; |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 1225 | printram("increment %d, %d, %d\n", channel, slotrank, lane); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1226 | } |
| 1227 | } |
| 1228 | return 0; |
| 1229 | } |
| 1230 | |
| 1231 | struct timA_minmax { |
| 1232 | int timA_min_high, timA_max_high; |
| 1233 | }; |
| 1234 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1235 | static void pre_timA_change(ramctr_timing *ctrl, int channel, int slotrank, |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1236 | struct timA_minmax *mnmx) |
| 1237 | { |
| 1238 | int lane; |
| 1239 | mnmx->timA_min_high = 7; |
| 1240 | mnmx->timA_max_high = 0; |
| 1241 | |
| 1242 | FOR_ALL_LANES { |
| 1243 | if (mnmx->timA_min_high > |
| 1244 | (ctrl->timings[channel][slotrank].lanes[lane].timA >> 6)) |
| 1245 | mnmx->timA_min_high = |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 1246 | (ctrl->timings[channel][slotrank].lanes[lane].timA >> 6); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1247 | if (mnmx->timA_max_high < |
| 1248 | (ctrl->timings[channel][slotrank].lanes[lane].timA >> 6)) |
| 1249 | mnmx->timA_max_high = |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 1250 | (ctrl->timings[channel][slotrank].lanes[lane].timA >> 6); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1251 | } |
| 1252 | } |
| 1253 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1254 | static void post_timA_change(ramctr_timing *ctrl, int channel, int slotrank, |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1255 | struct timA_minmax *mnmx) |
| 1256 | { |
| 1257 | struct timA_minmax post; |
| 1258 | int shift_402x = 0; |
| 1259 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1260 | /* Get changed maxima */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1261 | pre_timA_change(ctrl, channel, slotrank, &post); |
| 1262 | |
| 1263 | if (mnmx->timA_max_high - mnmx->timA_min_high < |
| 1264 | post.timA_max_high - post.timA_min_high) |
| 1265 | shift_402x = +1; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1266 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1267 | else if (mnmx->timA_max_high - mnmx->timA_min_high > |
| 1268 | post.timA_max_high - post.timA_min_high) |
| 1269 | shift_402x = -1; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1270 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1271 | else |
| 1272 | shift_402x = 0; |
| 1273 | |
Felix Held | ef4fe3e | 2019-12-31 14:15:05 +0100 | [diff] [blame] | 1274 | ctrl->timings[channel][slotrank].io_latency += shift_402x; |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1275 | ctrl->timings[channel][slotrank].roundtrip_latency += shift_402x; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1276 | printram("4024 += %d;\n", shift_402x); |
| 1277 | printram("4028 += %d;\n", shift_402x); |
| 1278 | } |
| 1279 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1280 | /* |
| 1281 | * Compensate the skew between DQS and DQs. |
| 1282 | * |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 1283 | * To ease PCB design, a small skew between Data Strobe signals and Data Signals is allowed. |
| 1284 | * The controller has to measure and compensate this skew for every byte-lane. By delaying |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1285 | * either all DQ signals or DQS signal, a full phase shift can be introduced. It is assumed |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 1286 | * that one byte-lane's DQs signals have the same routing delay. |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1287 | * |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 1288 | * To measure the actual skew, the DRAM is placed in "read leveling" mode. In read leveling |
| 1289 | * mode the DRAM-chip outputs an alternating periodic pattern. The memory controller iterates |
| 1290 | * over all possible values to do a full phase shift and issues read commands. With DQS and |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1291 | * DQ in phase the data being read is expected to alternate on every byte: |
| 1292 | * |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 1293 | * 0xFF 0x00 0xFF ... |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1294 | * |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 1295 | * Once the controller has detected this pattern a bit in the result register is set for the |
| 1296 | * current phase shift. |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1297 | */ |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1298 | int read_training(ramctr_timing *ctrl) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1299 | { |
| 1300 | int channel, slotrank, lane; |
| 1301 | int err; |
| 1302 | |
| 1303 | FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS { |
| 1304 | int all_high, some_high; |
| 1305 | int upperA[NUM_LANES]; |
| 1306 | struct timA_minmax mnmx; |
| 1307 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1308 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1309 | |
Felix Held | 2bb3cdf | 2018-07-28 00:23:59 +0200 | [diff] [blame] | 1310 | /* DRAM command PREA */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1311 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1312 | IOSAV_PRE, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1313 | 1, 3, ctrl->tRP, SSQ_NA, |
| 1314 | 1024, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1315 | 0, 0, 0, 0, 0, 0, 0, 0); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 1316 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1317 | /* Execute command queue */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 1318 | iosav_run_once(channel, 1); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1319 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1320 | MCHBAR32(GDCRTRAININGMOD) = (slotrank << 2) | 0x8001; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1321 | |
Felix Held | ef4fe3e | 2019-12-31 14:15:05 +0100 | [diff] [blame] | 1322 | ctrl->timings[channel][slotrank].io_latency = 4; |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1323 | ctrl->timings[channel][slotrank].roundtrip_latency = 55; |
Felix Held | 2bb3cdf | 2018-07-28 00:23:59 +0200 | [diff] [blame] | 1324 | program_timings(ctrl, channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1325 | |
Felix Held | 2bb3cdf | 2018-07-28 00:23:59 +0200 | [diff] [blame] | 1326 | discover_timA_coarse(ctrl, channel, slotrank, upperA); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1327 | |
Felix Held | 2bb3cdf | 2018-07-28 00:23:59 +0200 | [diff] [blame] | 1328 | all_high = 1; |
| 1329 | some_high = 0; |
| 1330 | FOR_ALL_LANES { |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 1331 | if (ctrl->timings[channel][slotrank].lanes[lane].timA >= 0x40) |
Felix Held | 2bb3cdf | 2018-07-28 00:23:59 +0200 | [diff] [blame] | 1332 | some_high = 1; |
| 1333 | else |
| 1334 | all_high = 0; |
| 1335 | } |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1336 | |
| 1337 | if (all_high) { |
Felix Held | ef4fe3e | 2019-12-31 14:15:05 +0100 | [diff] [blame] | 1338 | ctrl->timings[channel][slotrank].io_latency--; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1339 | printram("4028--;\n"); |
| 1340 | FOR_ALL_LANES { |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 1341 | ctrl->timings[channel][slotrank].lanes[lane].timA -= 0x40; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1342 | upperA[lane] -= 0x40; |
| 1343 | |
| 1344 | } |
| 1345 | } else if (some_high) { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1346 | ctrl->timings[channel][slotrank].roundtrip_latency++; |
Felix Held | ef4fe3e | 2019-12-31 14:15:05 +0100 | [diff] [blame] | 1347 | ctrl->timings[channel][slotrank].io_latency++; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1348 | printram("4024++;\n"); |
| 1349 | printram("4028++;\n"); |
| 1350 | } |
| 1351 | |
| 1352 | program_timings(ctrl, channel); |
| 1353 | |
| 1354 | pre_timA_change(ctrl, channel, slotrank, &mnmx); |
| 1355 | |
| 1356 | err = discover_402x(ctrl, channel, slotrank, upperA); |
| 1357 | if (err) |
| 1358 | return err; |
| 1359 | |
| 1360 | post_timA_change(ctrl, channel, slotrank, &mnmx); |
| 1361 | pre_timA_change(ctrl, channel, slotrank, &mnmx); |
| 1362 | |
| 1363 | discover_timA_fine(ctrl, channel, slotrank, upperA); |
| 1364 | |
| 1365 | post_timA_change(ctrl, channel, slotrank, &mnmx); |
| 1366 | pre_timA_change(ctrl, channel, slotrank, &mnmx); |
| 1367 | |
| 1368 | FOR_ALL_LANES { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1369 | ctrl->timings[channel][slotrank].lanes[lane].timA -= |
| 1370 | mnmx.timA_min_high * 0x40; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1371 | } |
Felix Held | ef4fe3e | 2019-12-31 14:15:05 +0100 | [diff] [blame] | 1372 | ctrl->timings[channel][slotrank].io_latency -= mnmx.timA_min_high; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1373 | printram("4028 -= %d;\n", mnmx.timA_min_high); |
| 1374 | |
| 1375 | post_timA_change(ctrl, channel, slotrank, &mnmx); |
| 1376 | |
| 1377 | printram("4/8: %d, %d, %x, %x\n", channel, slotrank, |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1378 | ctrl->timings[channel][slotrank].roundtrip_latency, |
Felix Held | ef4fe3e | 2019-12-31 14:15:05 +0100 | [diff] [blame] | 1379 | ctrl->timings[channel][slotrank].io_latency); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1380 | |
| 1381 | printram("final results:\n"); |
| 1382 | FOR_ALL_LANES |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1383 | printram("Aval: %d, %d, %d: %x\n", channel, slotrank, lane, |
Felix Held | 2bb3cdf | 2018-07-28 00:23:59 +0200 | [diff] [blame] | 1384 | ctrl->timings[channel][slotrank].lanes[lane].timA); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1385 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1386 | MCHBAR32(GDCRTRAININGMOD) = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1387 | |
| 1388 | toggle_io_reset(); |
| 1389 | } |
| 1390 | |
| 1391 | FOR_ALL_POPULATED_CHANNELS { |
| 1392 | program_timings(ctrl, channel); |
| 1393 | } |
| 1394 | FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS FOR_ALL_LANES { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1395 | MCHBAR32(IOSAV_By_BW_MASK_ch(channel, lane)) = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1396 | } |
| 1397 | return 0; |
| 1398 | } |
| 1399 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1400 | static void test_timC(ramctr_timing *ctrl, int channel, int slotrank) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1401 | { |
| 1402 | int lane; |
| 1403 | |
| 1404 | FOR_ALL_LANES { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1405 | MCHBAR32(IOSAV_By_ERROR_COUNT_ch(channel, lane)) = 0; |
| 1406 | MCHBAR32(IOSAV_By_BW_SERROR_C_ch(channel, lane)); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1407 | } |
| 1408 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1409 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1410 | |
| 1411 | /* DRAM command ACT */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1412 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1413 | IOSAV_ACT, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1414 | 4, MAX(ctrl->tRRD, (ctrl->tFAW >> 2) + 1), ctrl->tRCD, SSQ_NA, |
| 1415 | 0, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1416 | 0, 0, 1, 0, 18, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1417 | |
| 1418 | /* DRAM command NOP */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1419 | IOSAV_SUBSEQUENCE(channel, 1, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1420 | IOSAV_NOP, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1421 | 1, 4, 4, SSQ_WR, |
| 1422 | 8, 0, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1423 | 0, 0, 0, 0, 31, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1424 | |
| 1425 | /* DRAM command WR */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1426 | IOSAV_SUBSEQUENCE(channel, 2, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1427 | IOSAV_WR, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1428 | 500, 4, 4, SSQ_WR, |
| 1429 | 0, 0, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1430 | 0, 1, 0, 0, 18, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1431 | |
| 1432 | /* DRAM command NOP */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1433 | IOSAV_SUBSEQUENCE(channel, 3, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1434 | IOSAV_NOP, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1435 | 1, 3, ctrl->CWL + ctrl->tWTR + 5, SSQ_WR, |
| 1436 | 8, 0, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1437 | 0, 0, 0, 0, 31, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1438 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1439 | /* Execute command queue */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 1440 | iosav_run_once(channel, 4); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1441 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1442 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1443 | |
| 1444 | /* DRAM command PREA */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1445 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1446 | IOSAV_PRE, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1447 | 1, 3, ctrl->tRP, SSQ_NA, |
| 1448 | 1024, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1449 | 0, 0, 0, 0, 18, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1450 | |
| 1451 | /* DRAM command ACT */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1452 | IOSAV_SUBSEQUENCE(channel, 1, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1453 | IOSAV_ACT, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1454 | 8, MAX(ctrl->tRRD, (ctrl->tFAW >> 2) + 1), ctrl->CAS, SSQ_NA, |
| 1455 | 0, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1456 | 0, 0, 1, 0, 18, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1457 | |
| 1458 | /* DRAM command RD */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1459 | IOSAV_SUBSEQUENCE(channel, 2, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1460 | IOSAV_RD, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1461 | 500, 4, MAX(ctrl->tRTP, 8), SSQ_RD, |
| 1462 | 0, 0, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1463 | 0, 1, 0, 0, 18, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1464 | |
| 1465 | /* DRAM command PREA */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1466 | IOSAV_SUBSEQUENCE(channel, 3, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1467 | IOSAV_PRE, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1468 | 1, 3, ctrl->tRP, SSQ_NA, |
| 1469 | 1024, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1470 | 0, 0, 0, 0, 18, 0, 0, 0); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 1471 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1472 | /* Execute command queue */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 1473 | iosav_run_once(channel, 4); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 1474 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1475 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1476 | } |
| 1477 | |
Tobias Diedrich | 87c4f11 | 2017-12-07 22:40:20 +0100 | [diff] [blame] | 1478 | static void timC_threshold_process(int *data, const int count) |
| 1479 | { |
| 1480 | int min = data[0]; |
| 1481 | int max = min; |
| 1482 | int i; |
| 1483 | for (i = 1; i < count; i++) { |
| 1484 | if (min > data[i]) |
| 1485 | min = data[i]; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1486 | |
Tobias Diedrich | 87c4f11 | 2017-12-07 22:40:20 +0100 | [diff] [blame] | 1487 | if (max < data[i]) |
| 1488 | max = data[i]; |
| 1489 | } |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1490 | int threshold = min / 2 + max / 2; |
Tobias Diedrich | 87c4f11 | 2017-12-07 22:40:20 +0100 | [diff] [blame] | 1491 | for (i = 0; i < count; i++) |
| 1492 | data[i] = data[i] > threshold; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1493 | |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 1494 | printram("threshold=%d min=%d max=%d\n", threshold, min, max); |
Tobias Diedrich | 87c4f11 | 2017-12-07 22:40:20 +0100 | [diff] [blame] | 1495 | } |
| 1496 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1497 | static int discover_timC(ramctr_timing *ctrl, int channel, int slotrank) |
| 1498 | { |
| 1499 | int timC; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1500 | int stats[NUM_LANES][MAX_TIMC + 1]; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1501 | int lane; |
| 1502 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1503 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1504 | |
| 1505 | /* DRAM command PREA */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1506 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1507 | IOSAV_PRE, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1508 | 1, 3, ctrl->tRP, SSQ_NA, |
| 1509 | 1024, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1510 | 0, 0, 0, 0, 18, 0, 0, 0); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 1511 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1512 | /* Execute command queue */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 1513 | iosav_run_once(channel, 1); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1514 | |
| 1515 | for (timC = 0; timC <= MAX_TIMC; timC++) { |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 1516 | FOR_ALL_LANES ctrl->timings[channel][slotrank].lanes[lane].timC = timC; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1517 | program_timings(ctrl, channel); |
| 1518 | |
| 1519 | test_timC(ctrl, channel, slotrank); |
| 1520 | |
| 1521 | FOR_ALL_LANES { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1522 | stats[lane][timC] = MCHBAR32(IOSAV_By_ERROR_COUNT_ch(channel, lane)); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1523 | } |
| 1524 | } |
| 1525 | FOR_ALL_LANES { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1526 | struct run rn = get_longest_zero_run(stats[lane], ARRAY_SIZE(stats[lane])); |
| 1527 | |
Tobias Diedrich | 87c4f11 | 2017-12-07 22:40:20 +0100 | [diff] [blame] | 1528 | if (rn.all || rn.length < 8) { |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1529 | printk(BIOS_EMERG, "timC discovery failed: %d, %d, %d\n", |
| 1530 | channel, slotrank, lane); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1531 | /* |
| 1532 | * With command training not being done yet, the lane can be erroneous. |
| 1533 | * Take the average as reference and try again to find a run. |
Tobias Diedrich | 87c4f11 | 2017-12-07 22:40:20 +0100 | [diff] [blame] | 1534 | */ |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1535 | timC_threshold_process(stats[lane], ARRAY_SIZE(stats[lane])); |
| 1536 | rn = get_longest_zero_run(stats[lane], ARRAY_SIZE(stats[lane])); |
| 1537 | |
Tobias Diedrich | 87c4f11 | 2017-12-07 22:40:20 +0100 | [diff] [blame] | 1538 | if (rn.all || rn.length < 8) { |
| 1539 | printk(BIOS_EMERG, "timC recovery failed\n"); |
| 1540 | return MAKE_ERR; |
| 1541 | } |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1542 | } |
Tobias Diedrich | 87c4f11 | 2017-12-07 22:40:20 +0100 | [diff] [blame] | 1543 | ctrl->timings[channel][slotrank].lanes[lane].timC = rn.middle; |
Patrick Rudolph | 368b615 | 2016-11-25 16:36:52 +0100 | [diff] [blame] | 1544 | printram("timC: %d, %d, %d: 0x%02x-0x%02x-0x%02x\n", |
Felix Held | 2bb3cdf | 2018-07-28 00:23:59 +0200 | [diff] [blame] | 1545 | channel, slotrank, lane, rn.start, rn.middle, rn.end); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1546 | } |
| 1547 | return 0; |
| 1548 | } |
| 1549 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1550 | static int get_precedening_channels(ramctr_timing *ctrl, int target_channel) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1551 | { |
| 1552 | int channel, ret = 0; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1553 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1554 | FOR_ALL_POPULATED_CHANNELS if (channel < target_channel) |
| 1555 | ret++; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1556 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1557 | return ret; |
| 1558 | } |
| 1559 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1560 | static void fill_pattern0(ramctr_timing *ctrl, int channel, u32 a, u32 b) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1561 | { |
Subrata Banik | b1434fc | 2019-03-15 22:20:41 +0530 | [diff] [blame] | 1562 | unsigned int j; |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 1563 | unsigned int channel_offset = get_precedening_channels(ctrl, channel) * 0x40; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1564 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1565 | for (j = 0; j < 16; j++) |
| 1566 | write32((void *)(0x04000000 + channel_offset + 4 * j), j & 2 ? b : a); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1567 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1568 | sfence(); |
| 1569 | } |
| 1570 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1571 | static int num_of_channels(const ramctr_timing *ctrl) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1572 | { |
| 1573 | int ret = 0; |
| 1574 | int channel; |
| 1575 | FOR_ALL_POPULATED_CHANNELS ret++; |
| 1576 | return ret; |
| 1577 | } |
| 1578 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1579 | static void fill_pattern1(ramctr_timing *ctrl, int channel) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1580 | { |
Subrata Banik | b1434fc | 2019-03-15 22:20:41 +0530 | [diff] [blame] | 1581 | unsigned int j; |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 1582 | unsigned int channel_offset = get_precedening_channels(ctrl, channel) * 0x40; |
Subrata Banik | b1434fc | 2019-03-15 22:20:41 +0530 | [diff] [blame] | 1583 | unsigned int channel_step = 0x40 * num_of_channels(ctrl); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1584 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1585 | for (j = 0; j < 16; j++) |
| 1586 | write32((void *)(0x04000000 + channel_offset + j * 4), 0xffffffff); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1587 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1588 | for (j = 0; j < 16; j++) |
| 1589 | write32((void *)(0x04000000 + channel_offset + channel_step + j * 4), 0); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1590 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1591 | sfence(); |
| 1592 | } |
| 1593 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1594 | static void precharge(ramctr_timing *ctrl) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1595 | { |
| 1596 | int channel, slotrank, lane; |
| 1597 | |
| 1598 | FOR_ALL_POPULATED_CHANNELS { |
| 1599 | FOR_ALL_POPULATED_RANKS FOR_ALL_LANES { |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 1600 | ctrl->timings[channel][slotrank].lanes[lane].falling = 16; |
| 1601 | ctrl->timings[channel][slotrank].lanes[lane].rising = 16; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1602 | } |
| 1603 | |
| 1604 | program_timings(ctrl, channel); |
| 1605 | |
| 1606 | FOR_ALL_POPULATED_RANKS { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1607 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1608 | |
| 1609 | /* DRAM command MRS |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1610 | write MR3 MPR enable |
| 1611 | in this mode only RD and RDA are allowed |
| 1612 | all reads return a predefined pattern */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1613 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1614 | IOSAV_MRS, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1615 | 1, 3, ctrl->tMOD, SSQ_NA, |
| 1616 | 4, 6, 3, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1617 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1618 | |
| 1619 | /* DRAM command RD */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1620 | IOSAV_SUBSEQUENCE(channel, 1, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1621 | IOSAV_RD, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1622 | 3, 4, 4, SSQ_RD, |
| 1623 | 0, 0, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1624 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1625 | |
| 1626 | /* DRAM command RD */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1627 | IOSAV_SUBSEQUENCE(channel, 2, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1628 | IOSAV_RD, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1629 | 1, 4, ctrl->CAS + 8, SSQ_NA, |
| 1630 | 0, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1631 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1632 | |
| 1633 | /* DRAM command MRS |
| 1634 | * write MR3 MPR disable */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1635 | IOSAV_SUBSEQUENCE(channel, 3, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1636 | IOSAV_MRS, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1637 | 1, 3, ctrl->tMOD, SSQ_NA, |
| 1638 | 0, 6, 3, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1639 | 0, 0, 0, 0, 0, 0, 0, 0); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 1640 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1641 | /* Execute command queue */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 1642 | iosav_run_once(channel, 4); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1643 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1644 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1645 | } |
| 1646 | |
| 1647 | FOR_ALL_POPULATED_RANKS FOR_ALL_LANES { |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 1648 | ctrl->timings[channel][slotrank].lanes[lane].falling = 48; |
| 1649 | ctrl->timings[channel][slotrank].lanes[lane].rising = 48; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1650 | } |
| 1651 | |
| 1652 | program_timings(ctrl, channel); |
| 1653 | |
| 1654 | FOR_ALL_POPULATED_RANKS { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1655 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1656 | /* DRAM command MRS |
| 1657 | * write MR3 MPR enable |
| 1658 | * in this mode only RD and RDA are allowed |
| 1659 | * all reads return a predefined pattern */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1660 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1661 | IOSAV_MRS, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1662 | 1, 3, ctrl->tMOD, SSQ_NA, |
| 1663 | 4, 6, 3, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1664 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1665 | |
| 1666 | /* DRAM command RD */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1667 | IOSAV_SUBSEQUENCE(channel, 1, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1668 | IOSAV_RD, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1669 | 3, 4, 4, SSQ_RD, |
| 1670 | 0, 0, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1671 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1672 | |
| 1673 | /* DRAM command RD */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1674 | IOSAV_SUBSEQUENCE(channel, 2, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1675 | IOSAV_RD, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1676 | 1, 4, ctrl->CAS + 8, SSQ_NA, |
| 1677 | 0, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1678 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1679 | |
| 1680 | /* DRAM command MRS |
| 1681 | * write MR3 MPR disable */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1682 | IOSAV_SUBSEQUENCE(channel, 3, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1683 | IOSAV_MRS, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1684 | 1, 3, ctrl->tMOD, SSQ_NA, |
| 1685 | 0, 6, 3, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1686 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1687 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1688 | /* Execute command queue */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 1689 | iosav_run_once(channel, 4); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 1690 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1691 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1692 | } |
| 1693 | } |
| 1694 | } |
| 1695 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1696 | static void test_timB(ramctr_timing *ctrl, int channel, int slotrank) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1697 | { |
| 1698 | /* enable DQs on this slotrank */ |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 1699 | write_mrreg(ctrl, channel, slotrank, 1, 0x80 | make_mr1(ctrl, slotrank, channel)); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1700 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1701 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1702 | /* DRAM command NOP */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1703 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1704 | IOSAV_NOP, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1705 | 1, 3, ctrl->CWL + ctrl->tWLO, SSQ_WR, |
| 1706 | 8, 0, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1707 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1708 | |
| 1709 | /* DRAM command NOP */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1710 | IOSAV_SUBSEQUENCE(channel, 1, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1711 | IOSAV_NOP_ALT, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1712 | 1, 3, ctrl->CAS + 38, SSQ_RD, |
| 1713 | 4, 0, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1714 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1715 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1716 | /* Execute command queue */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 1717 | iosav_run_once(channel, 2); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 1718 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1719 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1720 | |
| 1721 | /* disable DQs on this slotrank */ |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 1722 | write_mrreg(ctrl, channel, slotrank, 1, 0x1080 | make_mr1(ctrl, slotrank, channel)); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1723 | } |
| 1724 | |
| 1725 | static int discover_timB(ramctr_timing *ctrl, int channel, int slotrank) |
| 1726 | { |
| 1727 | int timB; |
| 1728 | int statistics[NUM_LANES][128]; |
| 1729 | int lane; |
| 1730 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1731 | MCHBAR32(GDCRTRAININGMOD) = 0x108052 | (slotrank << 2); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1732 | |
| 1733 | for (timB = 0; timB < 128; timB++) { |
| 1734 | FOR_ALL_LANES { |
| 1735 | ctrl->timings[channel][slotrank].lanes[lane].timB = timB; |
| 1736 | } |
| 1737 | program_timings(ctrl, channel); |
| 1738 | |
| 1739 | test_timB(ctrl, channel, slotrank); |
| 1740 | |
| 1741 | FOR_ALL_LANES { |
Felix Held | fb19c8a | 2020-01-14 21:27:59 +0100 | [diff] [blame] | 1742 | statistics[lane][timB] = !((MCHBAR32(lane_base[lane] + |
| 1743 | GDCRTRAININGRESULT(channel, (timB / 32) & 1)) >> |
| 1744 | (timB % 32)) & 1); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1745 | } |
| 1746 | } |
| 1747 | FOR_ALL_LANES { |
| 1748 | struct run rn = get_longest_zero_run(statistics[lane], 128); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1749 | /* |
| 1750 | * timC is a direct function of timB's 6 LSBs. Some tests increments the value |
| 1751 | * of timB by a small value, which might cause the 6-bit value to overflow if |
| 1752 | * it's close to 0x3f. Increment the value by a small offset if it's likely |
| 1753 | * to overflow, to make sure it won't overflow while running tests and bricks |
| 1754 | * the system due to a non matching timC. |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1755 | * |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1756 | * TODO: find out why some tests (edge write discovery) increment timB. |
| 1757 | */ |
| 1758 | if ((rn.start & 0x3f) == 0x3e) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1759 | rn.start += 2; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1760 | else if ((rn.start & 0x3f) == 0x3f) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1761 | rn.start += 1; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1762 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1763 | ctrl->timings[channel][slotrank].lanes[lane].timB = rn.start; |
| 1764 | if (rn.all) { |
| 1765 | printk(BIOS_EMERG, "timB discovery failed: %d, %d, %d\n", |
| 1766 | channel, slotrank, lane); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1767 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1768 | return MAKE_ERR; |
| 1769 | } |
Patrick Rudolph | 368b615 | 2016-11-25 16:36:52 +0100 | [diff] [blame] | 1770 | printram("timB: %d, %d, %d: 0x%02x-0x%02x-0x%02x\n", |
| 1771 | channel, slotrank, lane, rn.start, rn.middle, rn.end); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1772 | } |
| 1773 | return 0; |
| 1774 | } |
| 1775 | |
| 1776 | static int get_timB_high_adjust(u64 val) |
| 1777 | { |
| 1778 | int i; |
| 1779 | |
| 1780 | /* good */ |
| 1781 | if (val == 0xffffffffffffffffLL) |
| 1782 | return 0; |
| 1783 | |
| 1784 | if (val >= 0xf000000000000000LL) { |
| 1785 | /* needs negative adjustment */ |
| 1786 | for (i = 0; i < 8; i++) |
| 1787 | if (val << (8 * (7 - i) + 4)) |
| 1788 | return -i; |
| 1789 | } else { |
| 1790 | /* needs positive adjustment */ |
| 1791 | for (i = 0; i < 8; i++) |
| 1792 | if (val >> (8 * (7 - i) + 4)) |
| 1793 | return i; |
| 1794 | } |
| 1795 | return 8; |
| 1796 | } |
| 1797 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1798 | static void adjust_high_timB(ramctr_timing *ctrl) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1799 | { |
| 1800 | int channel, slotrank, lane, old; |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1801 | MCHBAR32(GDCRTRAININGMOD) = 0x200; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1802 | FOR_ALL_POPULATED_CHANNELS { |
| 1803 | fill_pattern1(ctrl, channel); |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1804 | MCHBAR32(IOSAV_DATA_CTL_ch(channel)) = 1; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1805 | } |
| 1806 | FOR_ALL_POPULATED_CHANNELS FOR_ALL_POPULATED_RANKS { |
| 1807 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1808 | MCHBAR32(IOSAV_DATA_CTL_ch(channel)) = 0x10001; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1809 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1810 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1811 | |
| 1812 | /* DRAM command ACT */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1813 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1814 | IOSAV_ACT, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1815 | 1, 3, ctrl->tRCD, SSQ_NA, |
| 1816 | 0, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1817 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1818 | |
| 1819 | /* DRAM command NOP */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1820 | IOSAV_SUBSEQUENCE(channel, 1, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1821 | IOSAV_NOP, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1822 | 1, 3, 4, SSQ_WR, |
| 1823 | 8, 0, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1824 | 0, 0, 0, 0, 31, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1825 | |
| 1826 | /* DRAM command WR */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1827 | IOSAV_SUBSEQUENCE(channel, 2, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1828 | IOSAV_WR, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1829 | 3, 4, 4, SSQ_WR, |
| 1830 | 0, 0, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1831 | 0, 1, 0, 0, 31, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1832 | |
| 1833 | /* DRAM command NOP */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1834 | IOSAV_SUBSEQUENCE(channel, 3, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1835 | IOSAV_NOP, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1836 | 1, 3, ctrl->CWL + ctrl->tWTR + 5, SSQ_WR, |
| 1837 | 8, 0, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1838 | 0, 0, 0, 0, 31, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1839 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1840 | /* Execute command queue */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 1841 | iosav_run_once(channel, 4); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1842 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1843 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1844 | |
| 1845 | /* DRAM command PREA */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1846 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1847 | IOSAV_PRE, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1848 | 1, 3, ctrl->tRP, SSQ_NA, |
| 1849 | 1024, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1850 | 0, 0, 0, 0, 18, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1851 | |
| 1852 | /* DRAM command ACT */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1853 | IOSAV_SUBSEQUENCE(channel, 1, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1854 | IOSAV_ACT, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1855 | 1, 3, ctrl->tRCD, SSQ_NA, |
| 1856 | 0, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1857 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1858 | |
| 1859 | /* DRAM command RD */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1860 | IOSAV_SUBSEQUENCE(channel, 2, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1861 | IOSAV_RD, 3, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1862 | 1, 3, ctrl->tRP + |
| 1863 | ctrl->timings[channel][slotrank].roundtrip_latency + |
| 1864 | ctrl->timings[channel][slotrank].io_latency, SSQ_RD, |
| 1865 | 8, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1866 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1867 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1868 | /* Execute command queue */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 1869 | iosav_run_once(channel, 3); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 1870 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1871 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1872 | FOR_ALL_LANES { |
Felix Held | fb19c8a | 2020-01-14 21:27:59 +0100 | [diff] [blame] | 1873 | u64 res = MCHBAR32(lane_base[lane] + GDCRTRAININGRESULT1(channel)); |
Felix Held | 283b4466 | 2020-01-14 21:14:42 +0100 | [diff] [blame] | 1874 | res |= ((u64) MCHBAR32(lane_base[lane] + |
Felix Held | fb19c8a | 2020-01-14 21:27:59 +0100 | [diff] [blame] | 1875 | GDCRTRAININGRESULT2(channel))) << 32; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1876 | old = ctrl->timings[channel][slotrank].lanes[lane].timB; |
| 1877 | ctrl->timings[channel][slotrank].lanes[lane].timB += |
| 1878 | get_timB_high_adjust(res) * 64; |
| 1879 | |
| 1880 | printram("High adjust %d:%016llx\n", lane, res); |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 1881 | printram("Bval+: %d, %d, %d, %x -> %x\n", channel, slotrank, lane, |
| 1882 | old, ctrl->timings[channel][slotrank].lanes[lane].timB); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1883 | } |
| 1884 | } |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1885 | MCHBAR32(GDCRTRAININGMOD) = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1886 | } |
| 1887 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1888 | static void write_op(ramctr_timing *ctrl, int channel) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1889 | { |
| 1890 | int slotrank; |
| 1891 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1892 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1893 | |
| 1894 | /* choose an existing rank. */ |
| 1895 | slotrank = !(ctrl->rankmap[channel] & 1) ? 2 : 0; |
| 1896 | |
Angel Pons | 69e1714 | 2020-03-23 12:26:29 +0100 | [diff] [blame] | 1897 | /* DRAM command ZQCS */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1898 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1899 | IOSAV_ZQCS, 0, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1900 | 1, 4, 4, SSQ_NA, |
| 1901 | 0, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1902 | 0, 0, 0, 0, 31, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1903 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1904 | /* Execute command queue */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 1905 | iosav_run_once(channel, 1); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 1906 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1907 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1908 | } |
| 1909 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1910 | /* |
| 1911 | * Compensate the skew between CMD/ADDR/CLK and DQ/DQS lanes. |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1912 | * |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1913 | * Since DDR3 uses a fly-by topology, the data and strobes signals reach the chips at different |
| 1914 | * times with respect to command, address and clock signals. By delaying either all DQ/DQS or |
| 1915 | * all CMD/ADDR/CLK signals, a full phase shift can be introduced. It is assumed that the |
| 1916 | * CLK/ADDR/CMD signals have the same routing delay. |
| 1917 | * |
| 1918 | * To find the required phase shift the DRAM is placed in "write leveling" mode. In this mode, |
| 1919 | * the DRAM-chip samples the CLK on every DQS edge and feeds back the sampled value on the data |
| 1920 | * lanes (DQ). |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1921 | */ |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1922 | int write_training(ramctr_timing *ctrl) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1923 | { |
| 1924 | int channel, slotrank, lane; |
| 1925 | int err; |
| 1926 | |
| 1927 | FOR_ALL_POPULATED_CHANNELS |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1928 | MCHBAR32_OR(TC_RWP_ch(channel), 0x8000000); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1929 | |
| 1930 | FOR_ALL_POPULATED_CHANNELS { |
| 1931 | write_op(ctrl, channel); |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1932 | MCHBAR32_OR(SCHED_CBIT_ch(channel), 0x200000); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1933 | } |
| 1934 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1935 | /* Refresh disable */ |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1936 | MCHBAR32_AND(MC_INIT_STATE_G, ~8); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1937 | FOR_ALL_POPULATED_CHANNELS { |
| 1938 | write_op(ctrl, channel); |
| 1939 | } |
| 1940 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1941 | /* Enable write leveling on all ranks |
| 1942 | Disable all DQ outputs |
| 1943 | Only NOP is allowed in this mode */ |
| 1944 | FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS |
| 1945 | write_mrreg(ctrl, channel, slotrank, 1, |
Felix Held | 2bb3cdf | 2018-07-28 00:23:59 +0200 | [diff] [blame] | 1946 | make_mr1(ctrl, slotrank, channel) | 0x1080); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1947 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1948 | MCHBAR32(GDCRTRAININGMOD) = 0x108052; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1949 | |
| 1950 | toggle_io_reset(); |
| 1951 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1952 | /* Set any valid value for timB, it gets corrected later */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1953 | FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS { |
| 1954 | err = discover_timB(ctrl, channel, slotrank); |
| 1955 | if (err) |
| 1956 | return err; |
| 1957 | } |
| 1958 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1959 | /* Disable write leveling on all ranks */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1960 | FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1961 | write_mrreg(ctrl, channel, slotrank, 1, make_mr1(ctrl, slotrank, channel)); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1962 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1963 | MCHBAR32(GDCRTRAININGMOD) = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1964 | |
| 1965 | FOR_ALL_POPULATED_CHANNELS |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1966 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1967 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1968 | /* Refresh enable */ |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1969 | MCHBAR32_OR(MC_INIT_STATE_G, 8); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1970 | |
| 1971 | FOR_ALL_POPULATED_CHANNELS { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1972 | MCHBAR32_AND(SCHED_CBIT_ch(channel), ~0x00200000); |
| 1973 | MCHBAR32(IOSAV_STATUS_ch(channel)); |
| 1974 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1975 | |
| 1976 | /* DRAM command ZQCS */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1977 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1978 | IOSAV_ZQCS, 0, |
Angel Pons | 2be5900 | 2020-05-02 22:15:03 +0200 | [diff] [blame^] | 1979 | 1, 4, 101, SSQ_NA, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 1980 | 0, 6, 0, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 1981 | 0, 0, 0, 0, 31, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1982 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 1983 | /* Execute command queue */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 1984 | iosav_run_once(channel, 1); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 1985 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1986 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1987 | } |
| 1988 | |
| 1989 | toggle_io_reset(); |
| 1990 | |
| 1991 | printram("CPE\n"); |
| 1992 | precharge(ctrl); |
| 1993 | printram("CPF\n"); |
| 1994 | |
| 1995 | FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS FOR_ALL_LANES { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 1996 | MCHBAR32_AND(IOSAV_By_BW_MASK_ch(channel, lane), 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 1997 | } |
| 1998 | |
| 1999 | FOR_ALL_POPULATED_CHANNELS { |
| 2000 | fill_pattern0(ctrl, channel, 0xaaaaaaaa, 0x55555555); |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2001 | MCHBAR32(IOSAV_DATA_CTL_ch(channel)) = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2002 | } |
| 2003 | |
| 2004 | FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS { |
| 2005 | err = discover_timC(ctrl, channel, slotrank); |
| 2006 | if (err) |
| 2007 | return err; |
| 2008 | } |
| 2009 | |
| 2010 | FOR_ALL_POPULATED_CHANNELS |
| 2011 | program_timings(ctrl, channel); |
| 2012 | |
| 2013 | /* measure and adjust timB timings */ |
| 2014 | adjust_high_timB(ctrl); |
| 2015 | |
| 2016 | FOR_ALL_POPULATED_CHANNELS |
| 2017 | program_timings(ctrl, channel); |
| 2018 | |
| 2019 | FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS FOR_ALL_LANES { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2020 | MCHBAR32_AND(IOSAV_By_BW_MASK_ch(channel, lane), 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2021 | } |
| 2022 | return 0; |
| 2023 | } |
| 2024 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2025 | static int test_320c(ramctr_timing *ctrl, int channel, int slotrank) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2026 | { |
| 2027 | struct ram_rank_timings saved_rt = ctrl->timings[channel][slotrank]; |
| 2028 | int timC_delta; |
| 2029 | int lanes_ok = 0; |
| 2030 | int ctr = 0; |
| 2031 | int lane; |
| 2032 | |
| 2033 | for (timC_delta = -5; timC_delta <= 5; timC_delta++) { |
| 2034 | FOR_ALL_LANES { |
| 2035 | ctrl->timings[channel][slotrank].lanes[lane].timC = |
| 2036 | saved_rt.lanes[lane].timC + timC_delta; |
| 2037 | } |
| 2038 | program_timings(ctrl, channel); |
| 2039 | FOR_ALL_LANES { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2040 | MCHBAR32(IOSAV_By_ERROR_COUNT(lane)) = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2041 | } |
| 2042 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2043 | MCHBAR32(IOSAV_DATA_CTL_ch(channel)) = 0x1f; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2044 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2045 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2046 | /* DRAM command ACT */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2047 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2048 | IOSAV_ACT, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2049 | 8, MAX(ctrl->tRRD, (ctrl->tFAW >> 2) + 1), ctrl->tRCD, SSQ_NA, |
| 2050 | ctr, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2051 | 0, 0, 1, 0, 18, 0, 0, 0); |
Felix Held | 9fe248f | 2018-07-31 20:59:45 +0200 | [diff] [blame] | 2052 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2053 | /* DRAM command WR */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2054 | IOSAV_SUBSEQUENCE(channel, 1, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2055 | IOSAV_WR, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2056 | 32, 4, ctrl->CWL + ctrl->tWTR + 8, SSQ_WR, |
| 2057 | 0, 0, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2058 | 0, 1, 0, 0, 18, 3, 0, 2); |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2059 | |
Angel Pons | c36cd07 | 2020-05-02 16:51:39 +0200 | [diff] [blame] | 2060 | MCHBAR32(IOSAV_n_ADDRESS_LFSR_ch(channel, 1)) = 0x389abcd; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2061 | |
| 2062 | /* DRAM command RD */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2063 | IOSAV_SUBSEQUENCE(channel, 2, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2064 | IOSAV_RD, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2065 | 32, 4, MAX(ctrl->tRTP, 8), SSQ_RD, |
| 2066 | 0, 0, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2067 | 0, 1, 0, 0, 18, 3, 0, 2); |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2068 | |
Angel Pons | c36cd07 | 2020-05-02 16:51:39 +0200 | [diff] [blame] | 2069 | MCHBAR32(IOSAV_n_ADDRESS_LFSR_ch(channel, 2)) = 0x389abcd; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2070 | |
| 2071 | /* DRAM command PRE */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2072 | IOSAV_SUBSEQUENCE(channel, 3, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2073 | IOSAV_PRE, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2074 | 1, 4, 15, SSQ_NA, |
| 2075 | 1024, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2076 | 0, 0, 0, 0, 18, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2077 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2078 | /* Execute command queue */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 2079 | iosav_run_once(channel, 4); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 2080 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2081 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2082 | FOR_ALL_LANES { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2083 | u32 r32 = MCHBAR32(IOSAV_By_ERROR_COUNT_ch(channel, lane)); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2084 | |
| 2085 | if (r32 == 0) |
| 2086 | lanes_ok |= 1 << lane; |
| 2087 | } |
| 2088 | ctr++; |
Patrick Rudolph | dd66287 | 2017-10-28 18:20:11 +0200 | [diff] [blame] | 2089 | if (lanes_ok == ((1 << ctrl->lanes) - 1)) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2090 | break; |
| 2091 | } |
| 2092 | |
| 2093 | ctrl->timings[channel][slotrank] = saved_rt; |
| 2094 | |
Patrick Rudolph | dd66287 | 2017-10-28 18:20:11 +0200 | [diff] [blame] | 2095 | return lanes_ok != ((1 << ctrl->lanes) - 1); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2096 | } |
| 2097 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2098 | static void fill_pattern5(ramctr_timing *ctrl, int channel, int patno) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2099 | { |
Subrata Banik | b1434fc | 2019-03-15 22:20:41 +0530 | [diff] [blame] | 2100 | unsigned int i, j; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2101 | unsigned int offset = get_precedening_channels(ctrl, channel) * 0x40; |
| 2102 | unsigned int step = 0x40 * num_of_channels(ctrl); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2103 | |
| 2104 | if (patno) { |
| 2105 | u8 base8 = 0x80 >> ((patno - 1) % 8); |
| 2106 | u32 base = base8 | (base8 << 8) | (base8 << 16) | (base8 << 24); |
| 2107 | for (i = 0; i < 32; i++) { |
| 2108 | for (j = 0; j < 16; j++) { |
| 2109 | u32 val = use_base[patno - 1][i] & (1 << (j / 2)) ? base : 0; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2110 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2111 | if (invert[patno - 1][i] & (1 << (j / 2))) |
| 2112 | val = ~val; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2113 | |
| 2114 | write32((void *)((1 << 26) + offset + i * step + j * 4), val); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2115 | } |
| 2116 | } |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2117 | } else { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2118 | for (i = 0; i < ARRAY_SIZE(pattern); i++) { |
| 2119 | for (j = 0; j < 16; j++) { |
| 2120 | const u32 val = pattern[i][j]; |
| 2121 | write32((void *)((1 << 26) + offset + i * step + j * 4), val); |
| 2122 | } |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2123 | } |
| 2124 | sfence(); |
| 2125 | } |
| 2126 | } |
| 2127 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2128 | static void reprogram_320c(ramctr_timing *ctrl) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2129 | { |
| 2130 | int channel, slotrank; |
| 2131 | |
| 2132 | FOR_ALL_POPULATED_CHANNELS { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2133 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2134 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2135 | /* Choose an existing rank */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2136 | slotrank = !(ctrl->rankmap[channel] & 1) ? 2 : 0; |
| 2137 | |
| 2138 | /* DRAM command ZQCS */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2139 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2140 | IOSAV_ZQCS, 0, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2141 | 1, 4, 4, SSQ_NA, |
| 2142 | 0, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2143 | 0, 0, 0, 0, 31, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2144 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2145 | /* Execute command queue */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 2146 | iosav_run_once(channel, 1); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 2147 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2148 | wait_for_iosav(channel); |
| 2149 | MCHBAR32_OR(SCHED_CBIT_ch(channel), 0x200000); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2150 | } |
| 2151 | |
| 2152 | /* refresh disable */ |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2153 | MCHBAR32_AND(MC_INIT_STATE_G, ~8); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2154 | FOR_ALL_POPULATED_CHANNELS { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2155 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2156 | |
| 2157 | /* choose an existing rank. */ |
| 2158 | slotrank = !(ctrl->rankmap[channel] & 1) ? 2 : 0; |
| 2159 | |
| 2160 | /* DRAM command ZQCS */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2161 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2162 | IOSAV_ZQCS, 0, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2163 | 1, 4, 4, SSQ_NA, |
| 2164 | 0, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2165 | 0, 0, 0, 0, 31, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2166 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2167 | /* Execute command queue */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 2168 | iosav_run_once(channel, 1); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 2169 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2170 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2171 | } |
| 2172 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2173 | /* JEDEC reset */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2174 | dram_jedecreset(ctrl); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2175 | |
| 2176 | /* MRS commands */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2177 | dram_mrscommands(ctrl); |
| 2178 | |
| 2179 | toggle_io_reset(); |
| 2180 | } |
| 2181 | |
| 2182 | #define MIN_C320C_LEN 13 |
| 2183 | |
| 2184 | static int try_cmd_stretch(ramctr_timing *ctrl, int channel, int cmd_stretch) |
| 2185 | { |
| 2186 | struct ram_rank_timings saved_timings[NUM_CHANNELS][NUM_SLOTRANKS]; |
| 2187 | int slotrank; |
| 2188 | int c320c; |
| 2189 | int stat[NUM_SLOTRANKS][256]; |
| 2190 | int delta = 0; |
| 2191 | |
| 2192 | printram("Trying cmd_stretch %d on channel %d\n", cmd_stretch, channel); |
| 2193 | |
| 2194 | FOR_ALL_POPULATED_RANKS { |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 2195 | saved_timings[channel][slotrank] = ctrl->timings[channel][slotrank]; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2196 | } |
| 2197 | |
| 2198 | ctrl->cmd_stretch[channel] = cmd_stretch; |
| 2199 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2200 | MCHBAR32(TC_RAP_ch(channel)) = |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2201 | (ctrl->tRRD << 0) |
| 2202 | | (ctrl->tRTP << 4) |
| 2203 | | (ctrl->tCKE << 8) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2204 | | (ctrl->tWTR << 12) |
| 2205 | | (ctrl->tFAW << 16) |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2206 | | (ctrl->tWR << 24) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2207 | | (ctrl->cmd_stretch[channel] << 30); |
| 2208 | |
| 2209 | if (ctrl->cmd_stretch[channel] == 2) |
| 2210 | delta = 2; |
| 2211 | else if (ctrl->cmd_stretch[channel] == 0) |
| 2212 | delta = 4; |
| 2213 | |
| 2214 | FOR_ALL_POPULATED_RANKS { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2215 | ctrl->timings[channel][slotrank].roundtrip_latency -= delta; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2216 | } |
| 2217 | |
| 2218 | for (c320c = -127; c320c <= 127; c320c++) { |
| 2219 | FOR_ALL_POPULATED_RANKS { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2220 | ctrl->timings[channel][slotrank].pi_coding = c320c; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2221 | } |
| 2222 | program_timings(ctrl, channel); |
| 2223 | reprogram_320c(ctrl); |
| 2224 | FOR_ALL_POPULATED_RANKS { |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 2225 | stat[slotrank][c320c + 127] = test_320c(ctrl, channel, slotrank); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2226 | } |
| 2227 | } |
| 2228 | FOR_ALL_POPULATED_RANKS { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2229 | struct run rn = get_longest_zero_run(stat[slotrank], 255); |
| 2230 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2231 | ctrl->timings[channel][slotrank].pi_coding = rn.middle - 127; |
Patrick Rudolph | 368b615 | 2016-11-25 16:36:52 +0100 | [diff] [blame] | 2232 | printram("cmd_stretch: %d, %d: 0x%02x-0x%02x-0x%02x\n", |
| 2233 | channel, slotrank, rn.start, rn.middle, rn.end); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2234 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2235 | if (rn.all || rn.length < MIN_C320C_LEN) { |
| 2236 | FOR_ALL_POPULATED_RANKS { |
| 2237 | ctrl->timings[channel][slotrank] = |
| 2238 | saved_timings[channel][slotrank]; |
| 2239 | } |
| 2240 | return MAKE_ERR; |
| 2241 | } |
| 2242 | } |
| 2243 | |
| 2244 | return 0; |
| 2245 | } |
| 2246 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2247 | /* |
| 2248 | * Adjust CMD phase shift and try multiple command rates. |
| 2249 | * A command rate of 2T doubles the time needed for address and command decode. |
| 2250 | */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2251 | int command_training(ramctr_timing *ctrl) |
| 2252 | { |
| 2253 | int channel; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2254 | |
| 2255 | FOR_ALL_POPULATED_CHANNELS { |
| 2256 | fill_pattern5(ctrl, channel, 0); |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2257 | MCHBAR32(IOSAV_DATA_CTL_ch(channel)) = 0x1f; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2258 | } |
| 2259 | |
| 2260 | FOR_ALL_POPULATED_CHANNELS { |
Patrick Rudolph | 58d16af | 2017-06-19 19:33:12 +0200 | [diff] [blame] | 2261 | int cmdrate, err; |
| 2262 | |
| 2263 | /* |
| 2264 | * Dual DIMM per channel: |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2265 | * Issue: |
| 2266 | * While c320c discovery seems to succeed raminit will fail in write training. |
| 2267 | * |
| 2268 | * Workaround: |
| 2269 | * Skip 1T in dual DIMM mode, that's only supported by a few DIMMs. |
| 2270 | * Only try 1T mode for XMP DIMMs that request it in dual DIMM mode. |
Patrick Rudolph | 58d16af | 2017-06-19 19:33:12 +0200 | [diff] [blame] | 2271 | * |
| 2272 | * Single DIMM per channel: |
| 2273 | * Try command rate 1T and 2T |
| 2274 | */ |
| 2275 | cmdrate = ((ctrl->rankmap[channel] & 0x5) == 0x5); |
Dan Elkouby | dabebc3 | 2018-04-13 18:47:10 +0300 | [diff] [blame] | 2276 | if (ctrl->tCMD) |
| 2277 | /* XMP gives the CMD rate in clock ticks, not ns */ |
| 2278 | cmdrate = MIN(DIV_ROUND_UP(ctrl->tCMD, 256) - 1, 1); |
Patrick Rudolph | 58d16af | 2017-06-19 19:33:12 +0200 | [diff] [blame] | 2279 | |
Elyes HAOUAS | adda3f81 | 2018-01-31 23:02:35 +0100 | [diff] [blame] | 2280 | for (; cmdrate < 2; cmdrate++) { |
Patrick Rudolph | 58d16af | 2017-06-19 19:33:12 +0200 | [diff] [blame] | 2281 | err = try_cmd_stretch(ctrl, channel, cmdrate << 1); |
| 2282 | |
| 2283 | if (!err) |
| 2284 | break; |
| 2285 | } |
| 2286 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2287 | if (err) { |
Patrick Rudolph | 58d16af | 2017-06-19 19:33:12 +0200 | [diff] [blame] | 2288 | printk(BIOS_EMERG, "c320c discovery failed\n"); |
| 2289 | return err; |
| 2290 | } |
| 2291 | |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 2292 | printram("Using CMD rate %uT on channel %u\n", cmdrate + 1, channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2293 | } |
| 2294 | |
| 2295 | FOR_ALL_POPULATED_CHANNELS |
| 2296 | program_timings(ctrl, channel); |
| 2297 | |
| 2298 | reprogram_320c(ctrl); |
| 2299 | return 0; |
| 2300 | } |
| 2301 | |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 2302 | static int discover_edges_real(ramctr_timing *ctrl, int channel, int slotrank, int *edges) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2303 | { |
| 2304 | int edge; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2305 | int stats[NUM_LANES][MAX_EDGE_TIMING + 1]; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2306 | int lane; |
| 2307 | |
| 2308 | for (edge = 0; edge <= MAX_EDGE_TIMING; edge++) { |
| 2309 | FOR_ALL_LANES { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2310 | ctrl->timings[channel][slotrank].lanes[lane].rising = edge; |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 2311 | ctrl->timings[channel][slotrank].lanes[lane].falling = edge; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2312 | } |
| 2313 | program_timings(ctrl, channel); |
| 2314 | |
| 2315 | FOR_ALL_LANES { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2316 | MCHBAR32(IOSAV_By_ERROR_COUNT_ch(channel, lane)) = 0; |
| 2317 | MCHBAR32(IOSAV_By_BW_SERROR_C_ch(channel, lane)); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2318 | } |
| 2319 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2320 | wait_for_iosav(channel); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2321 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2322 | /* DRAM command MRS |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2323 | write MR3 MPR enable |
| 2324 | in this mode only RD and RDA are allowed |
| 2325 | all reads return a predefined pattern */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2326 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2327 | IOSAV_MRS, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2328 | 1, 3, ctrl->tMOD, SSQ_NA, |
| 2329 | 4, 6, 3, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2330 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2331 | |
| 2332 | /* DRAM command RD */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2333 | IOSAV_SUBSEQUENCE(channel, 1, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2334 | IOSAV_RD, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2335 | 500, 4, 4, SSQ_RD, |
| 2336 | 0, 0, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2337 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2338 | |
| 2339 | /* DRAM command RD */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2340 | IOSAV_SUBSEQUENCE(channel, 2, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2341 | IOSAV_RD, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2342 | 1, 4, ctrl->CAS + 8, SSQ_NA, |
| 2343 | 0, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2344 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2345 | |
| 2346 | /* DRAM command MRS |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2347 | MR3 disable MPR */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2348 | IOSAV_SUBSEQUENCE(channel, 3, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2349 | IOSAV_MRS, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2350 | 1, 3, ctrl->tMOD, SSQ_NA, |
| 2351 | 0, 6, 3, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2352 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2353 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2354 | /* Execute command queue */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 2355 | iosav_run_once(channel, 4); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2356 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2357 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2358 | |
| 2359 | FOR_ALL_LANES { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2360 | stats[lane][edge] = MCHBAR32(IOSAV_By_ERROR_COUNT_ch(channel, lane)); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2361 | } |
| 2362 | } |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2363 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2364 | FOR_ALL_LANES { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2365 | struct run rn = get_longest_zero_run(stats[lane], MAX_EDGE_TIMING + 1); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2366 | edges[lane] = rn.middle; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2367 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2368 | if (rn.all) { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2369 | printk(BIOS_EMERG, "edge discovery failed: %d, %d, %d\n", channel, |
| 2370 | slotrank, lane); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2371 | return MAKE_ERR; |
| 2372 | } |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2373 | printram("eval %d, %d, %d: %02x\n", channel, slotrank, lane, edges[lane]); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2374 | } |
| 2375 | return 0; |
| 2376 | } |
| 2377 | |
| 2378 | int discover_edges(ramctr_timing *ctrl) |
| 2379 | { |
| 2380 | int falling_edges[NUM_CHANNELS][NUM_SLOTRANKS][NUM_LANES]; |
| 2381 | int rising_edges[NUM_CHANNELS][NUM_SLOTRANKS][NUM_LANES]; |
| 2382 | int channel, slotrank, lane; |
| 2383 | int err; |
| 2384 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2385 | MCHBAR32(GDCRTRAININGMOD) = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2386 | |
| 2387 | toggle_io_reset(); |
| 2388 | |
| 2389 | FOR_ALL_POPULATED_CHANNELS FOR_ALL_LANES { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2390 | MCHBAR32(IOSAV_By_BW_MASK_ch(channel, lane)) = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2391 | } |
| 2392 | |
| 2393 | FOR_ALL_POPULATED_CHANNELS { |
| 2394 | fill_pattern0(ctrl, channel, 0, 0); |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2395 | MCHBAR32(IOSAV_DATA_CTL_ch(channel)) = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2396 | FOR_ALL_LANES { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2397 | MCHBAR32(IOSAV_By_BW_SERROR_C_ch(channel, lane)); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2398 | } |
| 2399 | |
| 2400 | FOR_ALL_POPULATED_RANKS FOR_ALL_LANES { |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 2401 | ctrl->timings[channel][slotrank].lanes[lane].falling = 16; |
| 2402 | ctrl->timings[channel][slotrank].lanes[lane].rising = 16; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2403 | } |
| 2404 | |
| 2405 | program_timings(ctrl, channel); |
| 2406 | |
| 2407 | FOR_ALL_POPULATED_RANKS { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2408 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2409 | |
| 2410 | /* DRAM command MRS |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2411 | MR3 enable MPR |
| 2412 | write MR3 MPR enable |
| 2413 | in this mode only RD and RDA are allowed |
| 2414 | all reads return a predefined pattern */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2415 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2416 | IOSAV_MRS, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2417 | 1, 3, ctrl->tMOD, SSQ_NA, |
| 2418 | 4, 6, 3, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2419 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2420 | |
| 2421 | /* DRAM command RD */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2422 | IOSAV_SUBSEQUENCE(channel, 1, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2423 | IOSAV_RD, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2424 | 3, 4, 4, SSQ_RD, |
| 2425 | 0, 0, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2426 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2427 | |
| 2428 | /* DRAM command RD */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2429 | IOSAV_SUBSEQUENCE(channel, 2, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2430 | IOSAV_RD, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2431 | 1, 4, ctrl->CAS + 8, SSQ_NA, |
| 2432 | 0, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2433 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2434 | |
| 2435 | /* DRAM command MRS |
| 2436 | * MR3 disable MPR */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2437 | IOSAV_SUBSEQUENCE(channel, 3, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2438 | IOSAV_MRS, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2439 | 1, 3, ctrl->tMOD, SSQ_NA, |
| 2440 | 0, 6, 3, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2441 | 0, 0, 0, 0, 0, 0, 0, 0); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 2442 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2443 | /* Execute command queue */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 2444 | iosav_run_once(channel, 4); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2445 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2446 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2447 | } |
| 2448 | |
| 2449 | /* XXX: check any measured value ? */ |
| 2450 | |
| 2451 | FOR_ALL_POPULATED_RANKS FOR_ALL_LANES { |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 2452 | ctrl->timings[channel][slotrank].lanes[lane].falling = 48; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2453 | ctrl->timings[channel][slotrank].lanes[lane].rising = 48; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2454 | } |
| 2455 | |
| 2456 | program_timings(ctrl, channel); |
| 2457 | |
| 2458 | FOR_ALL_POPULATED_RANKS { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2459 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2460 | |
| 2461 | /* DRAM command MRS |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2462 | MR3 enable MPR |
| 2463 | write MR3 MPR enable |
| 2464 | in this mode only RD and RDA are allowed |
| 2465 | all reads return a predefined pattern */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2466 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2467 | IOSAV_MRS, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2468 | 1, 3, ctrl->tMOD, SSQ_NA, |
| 2469 | 4, 6, 3, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2470 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2471 | |
| 2472 | /* DRAM command RD */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2473 | IOSAV_SUBSEQUENCE(channel, 1, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2474 | IOSAV_RD, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2475 | 3, 4, 4, SSQ_RD, |
| 2476 | 0, 0, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2477 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2478 | |
| 2479 | /* DRAM command RD */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2480 | IOSAV_SUBSEQUENCE(channel, 2, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2481 | IOSAV_RD, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2482 | 1, 4, ctrl->CAS + 8, SSQ_NA, |
| 2483 | 0, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2484 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2485 | |
| 2486 | /* DRAM command MRS |
| 2487 | * MR3 disable MPR */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2488 | IOSAV_SUBSEQUENCE(channel, 3, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2489 | IOSAV_MRS, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2490 | 1, 3, ctrl->tMOD, SSQ_NA, |
| 2491 | 0, 6, 3, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2492 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2493 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2494 | /* Execute command queue */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 2495 | iosav_run_once(channel, 4); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 2496 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2497 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2498 | } |
| 2499 | |
| 2500 | /* XXX: check any measured value ? */ |
| 2501 | |
| 2502 | FOR_ALL_LANES { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2503 | MCHBAR32(IOSAV_By_BW_MASK_ch(channel, lane)) = |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 2504 | ~MCHBAR32(IOSAV_By_BW_SERROR_ch(channel, lane)) & 0xff; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2505 | } |
| 2506 | |
| 2507 | fill_pattern0(ctrl, channel, 0, 0xffffffff); |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2508 | MCHBAR32(IOSAV_DATA_CTL_ch(channel)) = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2509 | } |
| 2510 | |
Angel Pons | 0c3936e | 2020-03-22 12:49:27 +0100 | [diff] [blame] | 2511 | /* |
| 2512 | * FIXME: Under some conditions, vendor BIOS sets both edges to the same value. It will |
| 2513 | * also use a single loop. It would seem that it is a debugging configuration. |
| 2514 | */ |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2515 | MCHBAR32(IOSAV_DC_MASK) = 0x300; |
| 2516 | printram("discover falling edges:\n[%x] = %x\n", IOSAV_DC_MASK, 0x300); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2517 | |
| 2518 | FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS { |
| 2519 | err = discover_edges_real(ctrl, channel, slotrank, |
Felix Held | 2bb3cdf | 2018-07-28 00:23:59 +0200 | [diff] [blame] | 2520 | falling_edges[channel][slotrank]); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2521 | if (err) |
| 2522 | return err; |
| 2523 | } |
| 2524 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2525 | MCHBAR32(IOSAV_DC_MASK) = 0x200; |
| 2526 | printram("discover rising edges:\n[%x] = %x\n", IOSAV_DC_MASK, 0x200); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2527 | |
| 2528 | FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS { |
| 2529 | err = discover_edges_real(ctrl, channel, slotrank, |
| 2530 | rising_edges[channel][slotrank]); |
| 2531 | if (err) |
| 2532 | return err; |
| 2533 | } |
| 2534 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2535 | MCHBAR32(IOSAV_DC_MASK) = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2536 | |
| 2537 | FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS FOR_ALL_LANES { |
| 2538 | ctrl->timings[channel][slotrank].lanes[lane].falling = |
| 2539 | falling_edges[channel][slotrank][lane]; |
| 2540 | ctrl->timings[channel][slotrank].lanes[lane].rising = |
| 2541 | rising_edges[channel][slotrank][lane]; |
| 2542 | } |
| 2543 | |
| 2544 | FOR_ALL_POPULATED_CHANNELS { |
| 2545 | program_timings(ctrl, channel); |
| 2546 | } |
| 2547 | |
| 2548 | FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS FOR_ALL_LANES { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2549 | MCHBAR32(IOSAV_By_BW_MASK_ch(channel, lane)) = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2550 | } |
| 2551 | return 0; |
| 2552 | } |
| 2553 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2554 | static int discover_edges_write_real(ramctr_timing *ctrl, int channel, int slotrank, int *edges) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2555 | { |
| 2556 | int edge; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2557 | u32 raw_stats[MAX_EDGE_TIMING + 1]; |
| 2558 | int stats[MAX_EDGE_TIMING + 1]; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2559 | const int reg3000b24[] = { 0, 0xc, 0x2c }; |
| 2560 | int lane, i; |
| 2561 | int lower[NUM_LANES]; |
| 2562 | int upper[NUM_LANES]; |
| 2563 | int pat; |
| 2564 | |
| 2565 | FOR_ALL_LANES { |
| 2566 | lower[lane] = 0; |
| 2567 | upper[lane] = MAX_EDGE_TIMING; |
| 2568 | } |
| 2569 | |
| 2570 | for (i = 0; i < 3; i++) { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2571 | MCHBAR32(GDCRTRAININGMOD_ch(channel)) = reg3000b24[i] << 24; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2572 | printram("[%x] = 0x%08x\n", GDCRTRAININGMOD_ch(channel), reg3000b24[i] << 24); |
| 2573 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2574 | for (pat = 0; pat < NUM_PATTERNS; pat++) { |
| 2575 | fill_pattern5(ctrl, channel, pat); |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2576 | MCHBAR32(IOSAV_DATA_CTL_ch(channel)) = 0x1f; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2577 | printram("using pattern %d\n", pat); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2578 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2579 | for (edge = 0; edge <= MAX_EDGE_TIMING; edge++) { |
| 2580 | FOR_ALL_LANES { |
| 2581 | ctrl->timings[channel][slotrank].lanes[lane]. |
| 2582 | rising = edge; |
| 2583 | ctrl->timings[channel][slotrank].lanes[lane]. |
| 2584 | falling = edge; |
| 2585 | } |
| 2586 | program_timings(ctrl, channel); |
| 2587 | |
| 2588 | FOR_ALL_LANES { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2589 | MCHBAR32(IOSAV_By_ERROR_COUNT_ch(channel, lane)) = 0; |
| 2590 | MCHBAR32(IOSAV_By_BW_SERROR_C_ch(channel, lane)); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2591 | } |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2592 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2593 | |
| 2594 | /* DRAM command ACT */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2595 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2596 | IOSAV_ACT, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2597 | 4, MAX(ctrl->tRRD, (ctrl->tFAW >> 2) + 1), ctrl->tRCD, SSQ_NA, |
| 2598 | 0, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2599 | 0, 0, 0, 0, 18, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2600 | |
| 2601 | /* DRAM command WR */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2602 | IOSAV_SUBSEQUENCE(channel, 1, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2603 | IOSAV_WR, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2604 | 32, 20, ctrl->tWTR + ctrl->CWL + 8, SSQ_WR, |
| 2605 | 0, 0, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2606 | 0, 1, 0, 0, 18, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2607 | |
| 2608 | /* DRAM command RD */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2609 | IOSAV_SUBSEQUENCE(channel, 2, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2610 | IOSAV_RD, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2611 | 32, 20, MAX(ctrl->tRTP, 8), SSQ_RD, |
| 2612 | 0, 0, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2613 | 0, 1, 0, 0, 18, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2614 | |
| 2615 | /* DRAM command PRE */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2616 | IOSAV_SUBSEQUENCE(channel, 3, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2617 | IOSAV_PRE, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2618 | 1, 3, ctrl->tRP, SSQ_NA, |
| 2619 | 1024, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2620 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2621 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2622 | /* Execute command queue */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 2623 | iosav_run_once(channel, 4); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 2624 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2625 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2626 | FOR_ALL_LANES { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2627 | MCHBAR32(IOSAV_By_ERROR_COUNT_ch(channel, lane)); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2628 | } |
| 2629 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2630 | /* FIXME: This register only exists on Ivy Bridge */ |
Angel Pons | 098240eb | 2020-03-22 12:55:32 +0100 | [diff] [blame] | 2631 | raw_stats[edge] = MCHBAR32(IOSAV_BYTE_SERROR_C_ch(channel)); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2632 | } |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2633 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2634 | FOR_ALL_LANES { |
| 2635 | struct run rn; |
| 2636 | for (edge = 0; edge <= MAX_EDGE_TIMING; edge++) |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2637 | stats[edge] = !!(raw_stats[edge] & (1 << lane)); |
| 2638 | |
| 2639 | rn = get_longest_zero_run(stats, MAX_EDGE_TIMING + 1); |
| 2640 | |
| 2641 | printram("edges: %d, %d, %d: 0x%02x-0x%02x-0x%02x, " |
| 2642 | "0x%02x-0x%02x\n", channel, slotrank, i, rn.start, |
| 2643 | rn.middle, rn.end, rn.start + ctrl->edge_offset[i], |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2644 | rn.end - ctrl->edge_offset[i]); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2645 | |
| 2646 | lower[lane] = MAX(rn.start + ctrl->edge_offset[i], lower[lane]); |
| 2647 | upper[lane] = MIN(rn.end - ctrl->edge_offset[i], upper[lane]); |
| 2648 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2649 | edges[lane] = (lower[lane] + upper[lane]) / 2; |
| 2650 | if (rn.all || (lower[lane] > upper[lane])) { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2651 | printk(BIOS_EMERG, "edge write discovery failed: " |
| 2652 | "%d, %d, %d\n", channel, slotrank, lane); |
| 2653 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2654 | return MAKE_ERR; |
| 2655 | } |
| 2656 | } |
| 2657 | } |
| 2658 | } |
| 2659 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2660 | MCHBAR32(GDCRTRAININGMOD_ch(0)) = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2661 | printram("CPA\n"); |
| 2662 | return 0; |
| 2663 | } |
| 2664 | |
| 2665 | int discover_edges_write(ramctr_timing *ctrl) |
| 2666 | { |
| 2667 | int falling_edges[NUM_CHANNELS][NUM_SLOTRANKS][NUM_LANES]; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2668 | int rising_edges[NUM_CHANNELS][NUM_SLOTRANKS][NUM_LANES]; |
| 2669 | int channel, slotrank, lane, err; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2670 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2671 | /* |
| 2672 | * FIXME: Under some conditions, vendor BIOS sets both edges to the same value. It will |
| 2673 | * also use a single loop. It would seem that it is a debugging configuration. |
| 2674 | */ |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2675 | MCHBAR32(IOSAV_DC_MASK) = 0x300; |
| 2676 | printram("discover falling edges write:\n[%x] = %x\n", IOSAV_DC_MASK, 0x300); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2677 | |
| 2678 | FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS { |
| 2679 | err = discover_edges_write_real(ctrl, channel, slotrank, |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2680 | falling_edges[channel][slotrank]); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2681 | if (err) |
| 2682 | return err; |
| 2683 | } |
| 2684 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2685 | MCHBAR32(IOSAV_DC_MASK) = 0x200; |
| 2686 | printram("discover rising edges write:\n[%x] = %x\n", IOSAV_DC_MASK, 0x200); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2687 | |
| 2688 | FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS { |
| 2689 | err = discover_edges_write_real(ctrl, channel, slotrank, |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2690 | rising_edges[channel][slotrank]); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2691 | if (err) |
| 2692 | return err; |
| 2693 | } |
| 2694 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2695 | MCHBAR32(IOSAV_DC_MASK) = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2696 | |
| 2697 | FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS FOR_ALL_LANES { |
| 2698 | ctrl->timings[channel][slotrank].lanes[lane].falling = |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2699 | falling_edges[channel][slotrank][lane]; |
| 2700 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2701 | ctrl->timings[channel][slotrank].lanes[lane].rising = |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2702 | rising_edges[channel][slotrank][lane]; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2703 | } |
| 2704 | |
| 2705 | FOR_ALL_POPULATED_CHANNELS |
| 2706 | program_timings(ctrl, channel); |
| 2707 | |
| 2708 | FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS FOR_ALL_LANES { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2709 | MCHBAR32(IOSAV_By_BW_MASK_ch(channel, lane)) = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2710 | } |
| 2711 | return 0; |
| 2712 | } |
| 2713 | |
| 2714 | static void test_timC_write(ramctr_timing *ctrl, int channel, int slotrank) |
| 2715 | { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2716 | wait_for_iosav(channel); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2717 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2718 | /* DRAM command ACT */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2719 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2720 | IOSAV_ACT, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2721 | 4, MAX((ctrl->tFAW >> 2) + 1, ctrl->tRRD), ctrl->tRCD, SSQ_NA, |
| 2722 | 0, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2723 | 0, 0, 1, 0, 18, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2724 | |
| 2725 | /* DRAM command WR */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2726 | IOSAV_SUBSEQUENCE(channel, 1, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2727 | IOSAV_WR, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2728 | 480, 4, ctrl->tWTR + ctrl->CWL + 8, SSQ_WR, |
| 2729 | 0, 0, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2730 | 0, 1, 0, 0, 18, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2731 | |
| 2732 | /* DRAM command RD */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2733 | IOSAV_SUBSEQUENCE(channel, 2, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2734 | IOSAV_RD, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2735 | 480, 4, MAX(ctrl->tRTP, 8), SSQ_RD, |
| 2736 | 0, 0, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2737 | 0, 1, 0, 0, 18, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2738 | |
| 2739 | /* DRAM command PRE */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2740 | IOSAV_SUBSEQUENCE(channel, 3, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2741 | IOSAV_PRE, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2742 | 1, 4, ctrl->tRP, SSQ_NA, |
| 2743 | 1024, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2744 | 0, 0, 0, 0, 0, 0, 0, 0); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2745 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2746 | /* Execute command queue */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 2747 | iosav_run_once(channel, 4); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 2748 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2749 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2750 | } |
| 2751 | |
| 2752 | int discover_timC_write(ramctr_timing *ctrl) |
| 2753 | { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2754 | const u8 rege3c_b24[3] = { 0, 0x0f, 0x2f }; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2755 | int i, pat; |
| 2756 | |
| 2757 | int lower[NUM_CHANNELS][NUM_SLOTRANKS][NUM_LANES]; |
| 2758 | int upper[NUM_CHANNELS][NUM_SLOTRANKS][NUM_LANES]; |
| 2759 | int channel, slotrank, lane; |
| 2760 | |
| 2761 | FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS FOR_ALL_LANES { |
| 2762 | lower[channel][slotrank][lane] = 0; |
| 2763 | upper[channel][slotrank][lane] = MAX_TIMC; |
| 2764 | } |
| 2765 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2766 | /* |
| 2767 | * Enable IOSAV_n_SPECIAL_COMMAND_ADDR optimization. |
| 2768 | * FIXME: This must only be done on Ivy Bridge. |
| 2769 | */ |
| 2770 | MCHBAR32(MCMNTS_SPARE) = 1; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2771 | printram("discover timC write:\n"); |
| 2772 | |
| 2773 | for (i = 0; i < 3; i++) |
| 2774 | FOR_ALL_POPULATED_CHANNELS { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2775 | |
| 2776 | /* FIXME: Setting the Write VREF must only be done on Ivy Bridge */ |
| 2777 | MCHBAR32_AND_OR(GDCRCMDDEBUGMUXCFG_Cz_S(channel), |
| 2778 | ~0x3f000000, rege3c_b24[i] << 24); |
| 2779 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2780 | udelay(2); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2781 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2782 | for (pat = 0; pat < NUM_PATTERNS; pat++) { |
| 2783 | FOR_ALL_POPULATED_RANKS { |
| 2784 | int timC; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2785 | u32 raw_stats[MAX_TIMC + 1]; |
| 2786 | int stats[MAX_TIMC + 1]; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2787 | |
| 2788 | /* Make sure rn.start < rn.end */ |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2789 | stats[MAX_TIMC] = 1; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2790 | |
| 2791 | fill_pattern5(ctrl, channel, pat); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2792 | MCHBAR32(IOSAV_DATA_CTL_ch(channel)) = 0x1f; |
| 2793 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2794 | for (timC = 0; timC < MAX_TIMC; timC++) { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2795 | FOR_ALL_LANES { |
| 2796 | ctrl->timings[channel][slotrank] |
| 2797 | .lanes[lane].timC = timC; |
| 2798 | } |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2799 | program_timings(ctrl, channel); |
| 2800 | |
| 2801 | test_timC_write (ctrl, channel, slotrank); |
| 2802 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2803 | /* FIXME: Another IVB-only register! */ |
Angel Pons | 098240eb | 2020-03-22 12:55:32 +0100 | [diff] [blame] | 2804 | raw_stats[timC] = MCHBAR32( |
| 2805 | IOSAV_BYTE_SERROR_C_ch(channel)); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2806 | } |
| 2807 | FOR_ALL_LANES { |
| 2808 | struct run rn; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2809 | for (timC = 0; timC < MAX_TIMC; timC++) { |
| 2810 | stats[timC] = !!(raw_stats[timC] |
| 2811 | & (1 << lane)); |
| 2812 | } |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2813 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2814 | rn = get_longest_zero_run(stats, MAX_TIMC + 1); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2815 | if (rn.all) { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2816 | printk(BIOS_EMERG, |
| 2817 | "timC write discovery failed: " |
| 2818 | "%d, %d, %d\n", channel, |
| 2819 | slotrank, lane); |
| 2820 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2821 | return MAKE_ERR; |
| 2822 | } |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2823 | printram("timC: %d, %d, %d: " |
| 2824 | "0x%02x-0x%02x-0x%02x, " |
| 2825 | "0x%02x-0x%02x\n", channel, slotrank, |
| 2826 | i, rn.start, rn.middle, rn.end, |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2827 | rn.start + ctrl->timC_offset[i], |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2828 | rn.end - ctrl->timC_offset[i]); |
| 2829 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2830 | lower[channel][slotrank][lane] = |
Elyes HAOUAS | f97c1c9 | 2019-12-03 18:22:06 +0100 | [diff] [blame] | 2831 | MAX(rn.start + ctrl->timC_offset[i], |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2832 | lower[channel][slotrank][lane]); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2833 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2834 | upper[channel][slotrank][lane] = |
Elyes HAOUAS | f97c1c9 | 2019-12-03 18:22:06 +0100 | [diff] [blame] | 2835 | MIN(rn.end - ctrl->timC_offset[i], |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2836 | upper[channel][slotrank][lane]); |
| 2837 | |
| 2838 | } |
| 2839 | } |
| 2840 | } |
| 2841 | } |
| 2842 | |
| 2843 | FOR_ALL_CHANNELS { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2844 | /* FIXME: Setting the Write VREF must only be done on Ivy Bridge */ |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2845 | MCHBAR32_AND(GDCRCMDDEBUGMUXCFG_Cz_S(channel), ~0x3f000000); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2846 | udelay(2); |
| 2847 | } |
| 2848 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2849 | /* |
| 2850 | * Disable IOSAV_n_SPECIAL_COMMAND_ADDR optimization. |
| 2851 | * FIXME: This must only be done on Ivy Bridge. |
| 2852 | */ |
| 2853 | MCHBAR32(MCMNTS_SPARE) = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2854 | |
| 2855 | printram("CPB\n"); |
| 2856 | |
| 2857 | FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS FOR_ALL_LANES { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2858 | printram("timC %d, %d, %d: %x\n", channel, slotrank, lane, |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2859 | (lower[channel][slotrank][lane] + |
| 2860 | upper[channel][slotrank][lane]) / 2); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2861 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2862 | ctrl->timings[channel][slotrank].lanes[lane].timC = |
| 2863 | (lower[channel][slotrank][lane] + |
| 2864 | upper[channel][slotrank][lane]) / 2; |
| 2865 | } |
| 2866 | FOR_ALL_POPULATED_CHANNELS { |
| 2867 | program_timings(ctrl, channel); |
| 2868 | } |
| 2869 | return 0; |
| 2870 | } |
| 2871 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2872 | void normalize_training(ramctr_timing *ctrl) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2873 | { |
| 2874 | int channel, slotrank, lane; |
Patrick Rudolph | 3c8cb97 | 2016-11-25 16:00:01 +0100 | [diff] [blame] | 2875 | int mat; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2876 | |
| 2877 | FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS { |
| 2878 | int delta; |
Patrick Rudolph | 3c8cb97 | 2016-11-25 16:00:01 +0100 | [diff] [blame] | 2879 | mat = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2880 | FOR_ALL_LANES mat = |
Elyes HAOUAS | f97c1c9 | 2019-12-03 18:22:06 +0100 | [diff] [blame] | 2881 | MAX(ctrl->timings[channel][slotrank].lanes[lane].timA, mat); |
Patrick Rudolph | 413edc8 | 2016-11-25 15:40:07 +0100 | [diff] [blame] | 2882 | printram("normalize %d, %d, %d: mat %d\n", |
| 2883 | channel, slotrank, lane, mat); |
| 2884 | |
Felix Held | ef4fe3e | 2019-12-31 14:15:05 +0100 | [diff] [blame] | 2885 | delta = (mat >> 6) - ctrl->timings[channel][slotrank].io_latency; |
Patrick Rudolph | 413edc8 | 2016-11-25 15:40:07 +0100 | [diff] [blame] | 2886 | printram("normalize %d, %d, %d: delta %d\n", |
| 2887 | channel, slotrank, lane, delta); |
| 2888 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2889 | ctrl->timings[channel][slotrank].roundtrip_latency += delta; |
Felix Held | ef4fe3e | 2019-12-31 14:15:05 +0100 | [diff] [blame] | 2890 | ctrl->timings[channel][slotrank].io_latency += delta; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2891 | } |
| 2892 | |
| 2893 | FOR_ALL_POPULATED_CHANNELS { |
| 2894 | program_timings(ctrl, channel); |
| 2895 | } |
| 2896 | } |
| 2897 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2898 | void write_controller_mr(ramctr_timing *ctrl) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2899 | { |
| 2900 | int channel, slotrank; |
| 2901 | |
| 2902 | FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS { |
Felix Held | fb19c8a | 2020-01-14 21:27:59 +0100 | [diff] [blame] | 2903 | MCHBAR32(lane_base[slotrank] + GDCRTRAININGRESULT1(channel)) = |
Felix Held | 2bb3cdf | 2018-07-28 00:23:59 +0200 | [diff] [blame] | 2904 | make_mr0(ctrl, slotrank); |
Felix Held | fb19c8a | 2020-01-14 21:27:59 +0100 | [diff] [blame] | 2905 | MCHBAR32(lane_base[slotrank] + GDCRTRAININGRESULT2(channel)) = |
Felix Held | 2bb3cdf | 2018-07-28 00:23:59 +0200 | [diff] [blame] | 2906 | make_mr1(ctrl, slotrank, channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2907 | } |
| 2908 | } |
| 2909 | |
| 2910 | int channel_test(ramctr_timing *ctrl) |
| 2911 | { |
| 2912 | int channel, slotrank, lane; |
| 2913 | |
| 2914 | slotrank = 0; |
| 2915 | FOR_ALL_POPULATED_CHANNELS |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2916 | if (MCHBAR32(MC_INIT_STATE_ch(channel)) & 0xa000) { |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 2917 | printk(BIOS_EMERG, "Mini channel test failed (1): %d\n", channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2918 | return MAKE_ERR; |
| 2919 | } |
| 2920 | FOR_ALL_POPULATED_CHANNELS { |
| 2921 | fill_pattern0(ctrl, channel, 0x12345678, 0x98765432); |
| 2922 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2923 | MCHBAR32(IOSAV_DATA_CTL_ch(channel)) = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2924 | } |
| 2925 | |
| 2926 | for (slotrank = 0; slotrank < 4; slotrank++) |
| 2927 | FOR_ALL_CHANNELS |
| 2928 | if (ctrl->rankmap[channel] & (1 << slotrank)) { |
| 2929 | FOR_ALL_LANES { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2930 | MCHBAR32(IOSAV_By_ERROR_COUNT(lane)) = 0; |
| 2931 | MCHBAR32(IOSAV_By_BW_SERROR_C(lane)) = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2932 | } |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2933 | wait_for_iosav(channel); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 2934 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2935 | /* DRAM command ACT */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2936 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2937 | IOSAV_ACT, 1, |
Angel Pons | 2be5900 | 2020-05-02 22:15:03 +0200 | [diff] [blame^] | 2938 | 4, 8, 40, SSQ_NA, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2939 | 0, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2940 | 0, 0, 1, 0, 18, 0, 0, 0); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 2941 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2942 | /* DRAM command WR */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2943 | IOSAV_SUBSEQUENCE(channel, 1, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2944 | IOSAV_WR, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2945 | 100, 4, 40, SSQ_WR, |
| 2946 | 0, 0, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2947 | 0, 1, 0, 0, 18, 0, 0, 0); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 2948 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2949 | /* DRAM command RD */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2950 | IOSAV_SUBSEQUENCE(channel, 2, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2951 | IOSAV_RD, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2952 | 100, 4, 40, SSQ_RD, |
| 2953 | 0, 0, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2954 | 0, 1, 0, 0, 18, 0, 0, 0); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 2955 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2956 | /* DRAM command PRE */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2957 | IOSAV_SUBSEQUENCE(channel, 3, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2958 | IOSAV_PRE, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2959 | 1, 3, 40, SSQ_NA, |
| 2960 | 1024, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2961 | 0, 0, 0, 0, 18, 0, 0, 0); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 2962 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 2963 | /* Execute command queue */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 2964 | iosav_run_once(channel, 4); |
Felix Held | 9cf1dd2 | 2018-07-31 14:52:40 +0200 | [diff] [blame] | 2965 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2966 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2967 | FOR_ALL_LANES |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 2968 | if (MCHBAR32(IOSAV_By_ERROR_COUNT_ch(channel, lane))) { |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 2969 | printk(BIOS_EMERG, "Mini channel test failed (2): %d, %d, %d\n", |
| 2970 | channel, slotrank, lane); |
| 2971 | return MAKE_ERR; |
| 2972 | } |
| 2973 | } |
| 2974 | return 0; |
| 2975 | } |
| 2976 | |
Patrick Rudolph | dd66287 | 2017-10-28 18:20:11 +0200 | [diff] [blame] | 2977 | void channel_scrub(ramctr_timing *ctrl) |
| 2978 | { |
| 2979 | int channel, slotrank, row, rowsize; |
| 2980 | |
| 2981 | FOR_ALL_POPULATED_CHANNELS FOR_ALL_POPULATED_RANKS { |
| 2982 | rowsize = 1 << ctrl->info.dimm[channel][slotrank >> 1].row_bits; |
| 2983 | for (row = 0; row < rowsize; row += 16) { |
| 2984 | |
| 2985 | wait_for_iosav(channel); |
| 2986 | |
| 2987 | /* DRAM command ACT */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2988 | IOSAV_SUBSEQUENCE(channel, 0, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2989 | IOSAV_ACT, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2990 | 1, MAX((ctrl->tFAW >> 2) + 1, ctrl->tRRD), ctrl->tRCD, SSQ_NA, |
| 2991 | row, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2992 | 1, 0, 0, 0, 18, 0, 0, 0); |
Patrick Rudolph | dd66287 | 2017-10-28 18:20:11 +0200 | [diff] [blame] | 2993 | |
| 2994 | /* DRAM command WR */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2995 | IOSAV_SUBSEQUENCE(channel, 1, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2996 | IOSAV_WR, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 2997 | 129, 4, 40, SSQ_WR, |
| 2998 | row, 0, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 2999 | 0, 1, 0, 0, 18, 0, 0, 0); |
Patrick Rudolph | dd66287 | 2017-10-28 18:20:11 +0200 | [diff] [blame] | 3000 | |
| 3001 | /* DRAM command PRE */ |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 3002 | IOSAV_SUBSEQUENCE(channel, 2, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 3003 | IOSAV_PRE, 1, |
Angel Pons | ca00dec | 2020-05-02 15:04:00 +0200 | [diff] [blame] | 3004 | 1, 3, 40, SSQ_NA, |
| 3005 | 1024, 6, 0, slotrank, |
Angel Pons | b631d07 | 2020-05-02 20:00:32 +0200 | [diff] [blame] | 3006 | 0, 0, 0, 0, 18, 0, 0, 0); |
Patrick Rudolph | dd66287 | 2017-10-28 18:20:11 +0200 | [diff] [blame] | 3007 | |
| 3008 | /* execute command queue */ |
Angel Pons | ad70400 | 2020-05-02 22:51:58 +0200 | [diff] [blame] | 3009 | iosav_run_once(channel, 3); |
Patrick Rudolph | dd66287 | 2017-10-28 18:20:11 +0200 | [diff] [blame] | 3010 | |
| 3011 | wait_for_iosav(channel); |
| 3012 | } |
| 3013 | } |
| 3014 | } |
| 3015 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3016 | void set_scrambling_seed(ramctr_timing *ctrl) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3017 | { |
| 3018 | int channel; |
| 3019 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3020 | /* FIXME: we hardcode seeds. Do we need to use some PRNG for them? I don't think so. */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3021 | static u32 seeds[NUM_CHANNELS][3] = { |
| 3022 | {0x00009a36, 0xbafcfdcf, 0x46d1ab68}, |
| 3023 | {0x00028bfa, 0x53fe4b49, 0x19ed5483} |
| 3024 | }; |
| 3025 | FOR_ALL_POPULATED_CHANNELS { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3026 | MCHBAR32(SCHED_CBIT_ch(channel)) &= ~0x10000000; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3027 | MCHBAR32(SCRAMBLING_SEED_1_ch(channel)) = seeds[channel][0]; |
| 3028 | MCHBAR32(SCRAMBLING_SEED_2_HI_ch(channel)) = seeds[channel][1]; |
| 3029 | MCHBAR32(SCRAMBLING_SEED_2_LO_ch(channel)) = seeds[channel][2]; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3030 | } |
| 3031 | } |
| 3032 | |
Angel Pons | 89ae6b8 | 2020-03-21 13:23:32 +0100 | [diff] [blame] | 3033 | void set_wmm_behavior(const u32 cpu) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3034 | { |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3035 | if (IS_SANDY_CPU(cpu) && (IS_SANDY_CPU_D0(cpu) || IS_SANDY_CPU_D1(cpu))) { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3036 | MCHBAR32(SC_WDBWM) = 0x141d1519; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3037 | } else { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3038 | MCHBAR32(SC_WDBWM) = 0x551d1519; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3039 | } |
| 3040 | } |
| 3041 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3042 | void prepare_training(ramctr_timing *ctrl) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3043 | { |
| 3044 | int channel; |
| 3045 | |
| 3046 | FOR_ALL_POPULATED_CHANNELS { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3047 | /* Always drive command bus */ |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3048 | MCHBAR32_OR(TC_RAP_ch(channel), 0x20000000); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3049 | } |
| 3050 | |
| 3051 | udelay(1); |
| 3052 | |
| 3053 | FOR_ALL_POPULATED_CHANNELS { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3054 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3055 | } |
| 3056 | } |
| 3057 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3058 | void set_read_write_timings(ramctr_timing *ctrl) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3059 | { |
| 3060 | int channel, slotrank; |
Patrick Rudolph | 19c3dad | 2016-11-26 11:37:45 +0100 | [diff] [blame] | 3061 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3062 | FOR_ALL_POPULATED_CHANNELS { |
| 3063 | u32 b20, b4_8_12; |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3064 | int min_pi = 10000; |
| 3065 | int max_pi = -10000; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3066 | |
| 3067 | FOR_ALL_POPULATED_RANKS { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3068 | max_pi = MAX(ctrl->timings[channel][slotrank].pi_coding, max_pi); |
| 3069 | min_pi = MIN(ctrl->timings[channel][slotrank].pi_coding, min_pi); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3070 | } |
| 3071 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3072 | b20 = (max_pi - min_pi > 51) ? 0 : ctrl->ref_card_offset[channel]; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3073 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3074 | b4_8_12 = (ctrl->pi_coding_threshold < max_pi - min_pi) ? 0x3330 : 0x2220; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3075 | |
Patrick Rudolph | 19c3dad | 2016-11-26 11:37:45 +0100 | [diff] [blame] | 3076 | dram_odt_stretch(ctrl, channel); |
| 3077 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3078 | MCHBAR32(TC_RWP_ch(channel)) = 0x0a000000 | (b20 << 20) | |
Felix Held | 2463aa9 | 2018-07-29 21:37:55 +0200 | [diff] [blame] | 3079 | ((ctrl->ref_card_offset[channel] + 2) << 16) | b4_8_12; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3080 | } |
| 3081 | } |
| 3082 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3083 | void set_normal_operation(ramctr_timing *ctrl) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3084 | { |
| 3085 | int channel; |
| 3086 | FOR_ALL_POPULATED_CHANNELS { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3087 | MCHBAR32(MC_INIT_STATE_ch(channel)) = 0x00001000 | ctrl->rankmap[channel]; |
| 3088 | MCHBAR32_AND(TC_RAP_ch(channel), ~0x20000000); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3089 | } |
| 3090 | } |
| 3091 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3092 | /* Encode the watermark latencies in a suitable format for graphics drivers consumption */ |
| 3093 | static int encode_wm(int ns) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3094 | { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3095 | return (ns + 499) / 500; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3096 | } |
| 3097 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3098 | /* FIXME: values in this function should be hardware revision-dependent */ |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3099 | void final_registers(ramctr_timing *ctrl) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3100 | { |
Patrick Rudolph | 74203de | 2017-11-20 11:57:01 +0100 | [diff] [blame] | 3101 | const size_t is_mobile = get_platform_type() == PLATFORM_MOBILE; |
| 3102 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3103 | int channel; |
| 3104 | int t1_cycles = 0, t1_ns = 0, t2_ns; |
| 3105 | int t3_ns; |
| 3106 | u32 r32; |
| 3107 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3108 | /* FIXME: This register only exists on Ivy Bridge */ |
| 3109 | MCHBAR32(WMM_READ_CONFIG) = 0x46; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3110 | |
Felix Held | f9b826a | 2018-07-30 17:56:52 +0200 | [diff] [blame] | 3111 | FOR_ALL_CHANNELS |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3112 | MCHBAR32_AND_OR(TC_OTHP_ch(channel), 0xffffcfff, 0x1000); |
Patrick Rudolph | 652c491 | 2017-10-31 11:36:55 +0100 | [diff] [blame] | 3113 | |
Patrick Rudolph | 74203de | 2017-11-20 11:57:01 +0100 | [diff] [blame] | 3114 | if (is_mobile) |
Patrick Rudolph | 652c491 | 2017-10-31 11:36:55 +0100 | [diff] [blame] | 3115 | /* APD - DLL Off, 64 DCLKs until idle, decision per rank */ |
Angel Pons | 2a9a49b | 2019-12-31 14:24:12 +0100 | [diff] [blame] | 3116 | MCHBAR32(PM_PDWN_CONFIG) = 0x00000740; |
Patrick Rudolph | 652c491 | 2017-10-31 11:36:55 +0100 | [diff] [blame] | 3117 | else |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3118 | /* APD - PPD, 64 DCLKs until idle, decision per rank */ |
Angel Pons | 2a9a49b | 2019-12-31 14:24:12 +0100 | [diff] [blame] | 3119 | MCHBAR32(PM_PDWN_CONFIG) = 0x00000340; |
Patrick Rudolph | 652c491 | 2017-10-31 11:36:55 +0100 | [diff] [blame] | 3120 | |
Felix Held | f9b826a | 2018-07-30 17:56:52 +0200 | [diff] [blame] | 3121 | FOR_ALL_CHANNELS |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3122 | MCHBAR32(PM_TRML_M_CONFIG_ch(channel)) = 0x00000aaa; |
Felix Held | f9b826a | 2018-07-30 17:56:52 +0200 | [diff] [blame] | 3123 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3124 | MCHBAR32(PM_BW_LIMIT_CONFIG) = 0x5f7003ff; // OK |
| 3125 | MCHBAR32(PM_DLL_CONFIG) = 0x00073000 | ctrl->mdll_wake_delay; // OK |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3126 | |
| 3127 | FOR_ALL_CHANNELS { |
| 3128 | switch (ctrl->rankmap[channel]) { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3129 | /* Unpopulated channel */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3130 | case 0: |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3131 | MCHBAR32(PM_CMD_PWR_ch(channel)) = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3132 | break; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3133 | /* Only single-ranked dimms */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3134 | case 1: |
| 3135 | case 4: |
| 3136 | case 5: |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3137 | MCHBAR32(PM_CMD_PWR_ch(channel)) = 0x00373131; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3138 | break; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3139 | /* Dual-ranked dimms present */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3140 | default: |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3141 | MCHBAR32(PM_CMD_PWR_ch(channel)) = 0x009b6ea1; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3142 | break; |
| 3143 | } |
| 3144 | } |
| 3145 | |
Felix Held | 50b7ed2 | 2019-12-30 20:41:54 +0100 | [diff] [blame] | 3146 | MCHBAR32(MEM_TRML_ESTIMATION_CONFIG) = 0xca9171e5; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3147 | MCHBAR32_AND_OR(MEM_TRML_THRESHOLDS_CONFIG, ~0x00ffffff, 0x00e4d5d0); |
Felix Held | 50b7ed2 | 2019-12-30 20:41:54 +0100 | [diff] [blame] | 3148 | MCHBAR32_AND(MEM_TRML_INTERRUPT, ~0x1f); |
Felix Held | f9b826a | 2018-07-30 17:56:52 +0200 | [diff] [blame] | 3149 | |
| 3150 | FOR_ALL_CHANNELS |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3151 | MCHBAR32_AND_OR(TC_RFP_ch(channel), ~(3 << 16), 1 << 16); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3152 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3153 | MCHBAR32_OR(MC_INIT_STATE_G, 1); |
| 3154 | MCHBAR32_OR(MC_INIT_STATE_G, 0x80); |
| 3155 | MCHBAR32(BANDTIMERS_SNB) = 0xfa; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3156 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3157 | /* Find a populated channel */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3158 | FOR_ALL_POPULATED_CHANNELS |
| 3159 | break; |
| 3160 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3161 | t1_cycles = (MCHBAR32(TC_ZQCAL_ch(channel)) >> 8) & 0xff; |
| 3162 | r32 = MCHBAR32(PM_DLL_CONFIG); |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3163 | if (r32 & (1 << 17)) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3164 | t1_cycles += (r32 & 0xfff); |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3165 | t1_cycles += MCHBAR32(TC_SRFTP_ch(channel)) & 0xfff; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3166 | t1_ns = t1_cycles * ctrl->tCK / 256 + 544; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3167 | if (!(r32 & (1 << 17))) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3168 | t1_ns += 500; |
| 3169 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3170 | t2_ns = 10 * ((MCHBAR32(SAPMTIMERS) >> 8) & 0xfff); |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 3171 | if (MCHBAR32(SAPMCTL) & 8) { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3172 | t3_ns = 10 * ((MCHBAR32(BANDTIMERS_IVB) >> 8) & 0xfff); |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3173 | t3_ns += 10 * (MCHBAR32(SAPMTIMERS2_IVB) & 0xff); |
Angel Pons | 891f2bc | 2020-01-10 01:27:28 +0100 | [diff] [blame] | 3174 | } else { |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3175 | t3_ns = 500; |
| 3176 | } |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3177 | |
| 3178 | /* The graphics driver will use these watermark values */ |
| 3179 | printk(BIOS_DEBUG, "t123: %d, %d, %d\n", t1_ns, t2_ns, t3_ns); |
| 3180 | MCHBAR32_AND_OR(SSKPD, 0xC0C0C0C0, |
| 3181 | ((encode_wm(t1_ns) + encode_wm(t2_ns)) << 16) | (encode_wm(t1_ns) << 8) | |
| 3182 | ((encode_wm(t3_ns) + encode_wm(t2_ns) + encode_wm(t1_ns)) << 24) | 0x0c); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3183 | } |
| 3184 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3185 | void restore_timings(ramctr_timing *ctrl) |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3186 | { |
| 3187 | int channel, slotrank, lane; |
| 3188 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3189 | FOR_ALL_POPULATED_CHANNELS { |
| 3190 | MCHBAR32(TC_RAP_ch(channel)) = |
| 3191 | (ctrl->tRRD << 0) |
| 3192 | | (ctrl->tRTP << 4) |
| 3193 | | (ctrl->tCKE << 8) |
| 3194 | | (ctrl->tWTR << 12) |
| 3195 | | (ctrl->tFAW << 16) |
| 3196 | | (ctrl->tWR << 24) |
| 3197 | | (ctrl->cmd_stretch[channel] << 30); |
| 3198 | } |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3199 | |
| 3200 | udelay(1); |
| 3201 | |
| 3202 | FOR_ALL_POPULATED_CHANNELS { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3203 | wait_for_iosav(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3204 | } |
| 3205 | |
| 3206 | FOR_ALL_CHANNELS FOR_ALL_POPULATED_RANKS FOR_ALL_LANES { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3207 | MCHBAR32(IOSAV_By_BW_MASK_ch(channel, lane)) = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3208 | } |
| 3209 | |
| 3210 | FOR_ALL_POPULATED_CHANNELS |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3211 | MCHBAR32_OR(TC_RWP_ch(channel), 0x08000000); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3212 | |
| 3213 | FOR_ALL_POPULATED_CHANNELS { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3214 | udelay(1); |
| 3215 | MCHBAR32_OR(SCHED_CBIT_ch(channel), 0x00200000); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3216 | } |
| 3217 | |
| 3218 | printram("CPE\n"); |
| 3219 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3220 | MCHBAR32(GDCRTRAININGMOD) = 0; |
| 3221 | MCHBAR32(IOSAV_DC_MASK) = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3222 | |
| 3223 | printram("CP5b\n"); |
| 3224 | |
| 3225 | FOR_ALL_POPULATED_CHANNELS { |
| 3226 | program_timings(ctrl, channel); |
| 3227 | } |
| 3228 | |
| 3229 | u32 reg, addr; |
| 3230 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3231 | /* Poll for RCOMP */ |
| 3232 | while (!(MCHBAR32(RCOMP_TIMER) & (1 << 16))) |
| 3233 | ; |
| 3234 | |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3235 | do { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3236 | reg = MCHBAR32(IOSAV_STATUS_ch(0)); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3237 | } while ((reg & 0x14) == 0); |
| 3238 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3239 | /* Set state of memory controller */ |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3240 | MCHBAR32(MC_INIT_STATE_G) = 0x116; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3241 | MCHBAR32(MC_INIT_STATE) = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3242 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3243 | /* Wait 500us */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3244 | udelay(500); |
| 3245 | |
| 3246 | FOR_ALL_CHANNELS { |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3247 | /* Set valid rank CKE */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3248 | reg = 0; |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3249 | reg = (reg & ~0x0f) | ctrl->rankmap[channel]; |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3250 | addr = MC_INIT_STATE_ch(channel); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3251 | MCHBAR32(addr) = reg; |
| 3252 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3253 | /* Wait 10ns for ranks to settle */ |
| 3254 | // udelay(0.01); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3255 | |
| 3256 | reg = (reg & ~0xf0) | (ctrl->rankmap[channel] << 4); |
| 3257 | MCHBAR32(addr) = reg; |
| 3258 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3259 | /* Write reset using a NOP */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3260 | write_reset(ctrl); |
| 3261 | } |
| 3262 | |
Angel Pons | 7c49cb8 | 2020-03-16 23:17:32 +0100 | [diff] [blame] | 3263 | /* MRS commands */ |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3264 | dram_mrscommands(ctrl); |
| 3265 | |
| 3266 | printram("CP5c\n"); |
| 3267 | |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3268 | MCHBAR32(GDCRTRAININGMOD_ch(0)) = 0; |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3269 | |
| 3270 | FOR_ALL_CHANNELS { |
Angel Pons | 8852188 | 2020-01-05 20:21:20 +0100 | [diff] [blame] | 3271 | MCHBAR32_AND(GDCRCMDDEBUGMUXCFG_Cz_S(channel), ~0x3f000000); |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3272 | udelay(2); |
| 3273 | } |
Patrick Rudolph | fd5fa2a | 2016-11-11 18:22:33 +0100 | [diff] [blame] | 3274 | } |