blob: 2d8e6d4cba2797a64c90ad58293485b91e3833f4 [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Patrick Georgie72a8a32012-11-06 11:05:09 +01002
3#include <console/console.h>
4#include <device/device.h>
5#include <device/pci.h>
6#include <device/pci_ids.h>
7#include <device/pci_ops.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02008#include <device/mmio.h>
Patrick Georgie72a8a32012-11-06 11:05:09 +01009#include <delay.h>
Vladimir Serbinenko75c83872014-09-05 01:01:31 +020010#include <device/azalia_device.h>
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030011#include "chip.h"
Patrick Georgie72a8a32012-11-06 11:05:09 +010012#include "i82801ix.h"
13
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080014static int codec_detect(u8 *base)
Patrick Georgie72a8a32012-11-06 11:05:09 +010015{
16 u32 reg32;
17
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020018 /* Set Bit 0 to 0 to enter reset state (BAR + 0x8)[0] */
Angel Pons61dd8362020-12-05 18:02:32 +010019 if (azalia_set_bits(base + HDA_GCTL_REG, HDA_GCTL_CRST, 0) < 0)
Patrick Georgie72a8a32012-11-06 11:05:09 +010020 goto no_codec;
21
22 /* Set Bit 0 to 1 to exit reset state (BAR + 0x8)[0] */
Angel Pons61dd8362020-12-05 18:02:32 +010023 if (azalia_set_bits(base + HDA_GCTL_REG, HDA_GCTL_CRST, HDA_GCTL_CRST) < 0)
Patrick Georgie72a8a32012-11-06 11:05:09 +010024 goto no_codec;
25
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020026 /* Read in Codec location (BAR + 0xe)[2..0] */
Elyes HAOUASe5954ba2020-08-03 15:35:47 +020027 reg32 = read32(base + HDA_STATESTS_REG);
Patrick Georgie72a8a32012-11-06 11:05:09 +010028 reg32 &= 0x0f;
29 if (!reg32)
30 goto no_codec;
31
32 return reg32;
33
34no_codec:
35 /* Codec Not found */
36 /* Put HDA back in reset (BAR + 0x8) [0] */
Angel Pons61dd8362020-12-05 18:02:32 +010037 azalia_set_bits(base + HDA_GCTL_REG, 1, 0);
Patrick Georgie72a8a32012-11-06 11:05:09 +010038 printk(BIOS_DEBUG, "Azalia: No codec!\n");
39 return 0;
40}
41
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020042/*
43 * Wait 50usec for the codec to indicate it is ready.
44 * No response would imply that the codec is non-operative.
Patrick Georgie72a8a32012-11-06 11:05:09 +010045 */
46
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080047static int wait_for_ready(u8 *base)
Patrick Georgie72a8a32012-11-06 11:05:09 +010048{
Angel Ponsc9d63332020-06-21 15:38:29 +020049 /* Use a 50 usec timeout - the Linux kernel uses the same duration */
Patrick Georgie72a8a32012-11-06 11:05:09 +010050 int timeout = 50;
51
Elyes HAOUASba28e8d2016-08-31 19:22:16 +020052 while (timeout--) {
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080053 u32 reg32 = read32(base + HDA_ICII_REG);
Patrick Georgie72a8a32012-11-06 11:05:09 +010054 if (!(reg32 & HDA_ICII_BUSY))
55 return 0;
56 udelay(1);
57 }
58
59 return -1;
60}
61
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020062/*
63 * Wait 50usec for the codec to indicate that it accepted the previous command.
64 * No response would imply that the code is non-operative.
Patrick Georgie72a8a32012-11-06 11:05:09 +010065 */
66
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080067static int wait_for_valid(u8 *base)
Patrick Georgie72a8a32012-11-06 11:05:09 +010068{
69 u32 reg32;
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020070 /* Use a 50 usec timeout - the Linux kernel uses the same duration */
71 int timeout = 50;
Patrick Georgie72a8a32012-11-06 11:05:09 +010072
73 /* Send the verb to the codec */
Elyes HAOUASe5954ba2020-08-03 15:35:47 +020074 reg32 = read32(base + HDA_ICII_REG);
75 reg32 |= HDA_ICII_BUSY | HDA_ICII_VALID;
76 write32(base + HDA_ICII_REG, reg32);
Patrick Georgie72a8a32012-11-06 11:05:09 +010077
Elyes HAOUASba28e8d2016-08-31 19:22:16 +020078 while (timeout--) {
Patrick Georgie72a8a32012-11-06 11:05:09 +010079 reg32 = read32(base + HDA_ICII_REG);
Angel Ponsc9d63332020-06-21 15:38:29 +020080 if ((reg32 & (HDA_ICII_VALID | HDA_ICII_BUSY)) == HDA_ICII_VALID)
Patrick Georgie72a8a32012-11-06 11:05:09 +010081 return 0;
82 udelay(1);
83 }
84
85 return -1;
86}
87
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080088static void codec_init(struct device *dev, u8 *base, int addr)
Patrick Georgie72a8a32012-11-06 11:05:09 +010089{
90 u32 reg32;
91 const u32 *verb;
92 u32 verb_size;
93 int i;
94
Angel Ponsaaa8ab72020-06-21 15:33:24 +020095 printk(BIOS_DEBUG, "Azalia: Initializing codec #%d\n", addr);
Patrick Georgie72a8a32012-11-06 11:05:09 +010096
97 /* 1 */
Angel Pons554713e2020-10-24 23:23:07 +020098 if (wait_for_ready(base) < 0) {
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +020099 printk(BIOS_DEBUG, " codec not ready.\n");
Patrick Georgie72a8a32012-11-06 11:05:09 +0100100 return;
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200101 }
Patrick Georgie72a8a32012-11-06 11:05:09 +0100102
103 reg32 = (addr << 28) | 0x000f0000;
Elyes HAOUASe5954ba2020-08-03 15:35:47 +0200104 write32(base + HDA_IC_REG, reg32);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100105
Angel Pons554713e2020-10-24 23:23:07 +0200106 if (wait_for_valid(base) < 0) {
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200107 printk(BIOS_DEBUG, " codec not valid.\n");
Patrick Georgie72a8a32012-11-06 11:05:09 +0100108 return;
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200109 }
Patrick Georgie72a8a32012-11-06 11:05:09 +0100110
111 /* 2 */
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200112 reg32 = read32(base + HDA_IR_REG);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100113 printk(BIOS_DEBUG, "Azalia: codec viddid: %08x\n", reg32);
Angel Ponsd425ddd2020-12-05 18:22:58 +0100114 verb_size = azalia_find_verb(cim_verb_data, cim_verb_data_size, reg32, &verb);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100115
116 if (!verb_size) {
117 printk(BIOS_DEBUG, "Azalia: No verb!\n");
118 return;
119 }
120 printk(BIOS_DEBUG, "Azalia: verb_size: %d\n", verb_size);
121
122 /* 3 */
123 for (i = 0; i < verb_size; i++) {
Angel Pons554713e2020-10-24 23:23:07 +0200124 if (wait_for_ready(base) < 0)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100125 return;
126
Elyes HAOUASe5954ba2020-08-03 15:35:47 +0200127 write32(base + HDA_IC_REG, verb[i]);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100128
Angel Pons554713e2020-10-24 23:23:07 +0200129 if (wait_for_valid(base) < 0)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100130 return;
131 }
132 printk(BIOS_DEBUG, "Azalia: verb loaded.\n");
133}
134
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800135static void codecs_init(struct device *dev, u8 *base, u32 codec_mask)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100136{
137 int i;
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200138
Patrick Georgie72a8a32012-11-06 11:05:09 +0100139 for (i = 2; i >= 0; i--) {
140 if (codec_mask & (1 << i))
141 codec_init(dev, base, i);
142 }
143
144 for (i = 0; i < pc_beep_verbs_size; i++) {
Angel Pons554713e2020-10-24 23:23:07 +0200145 if (wait_for_ready(base) < 0)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100146 return;
147
Elyes HAOUASe5954ba2020-08-03 15:35:47 +0200148 write32(base + HDA_IC_REG, pc_beep_verbs[i]);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100149
Angel Pons554713e2020-10-24 23:23:07 +0200150 if (wait_for_valid(base) < 0)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100151 return;
152 }
153}
154
155static void azalia_init(struct device *dev)
156{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800157 u8 *base;
Patrick Georgie72a8a32012-11-06 11:05:09 +0100158 struct resource *res;
159 u32 codec_mask;
Patrick Georgie72a8a32012-11-06 11:05:09 +0100160
Patrick Georgie72a8a32012-11-06 11:05:09 +0100161 // ESD
Angel Pons67406472020-06-08 11:13:42 +0200162 pci_update_config32(dev, 0x134, ~0x00ff0000, 2 << 16);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100163
164 // Link1 description
Angel Pons67406472020-06-08 11:13:42 +0200165 pci_update_config32(dev, 0x140, ~0x00ff0000, 2 << 16);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100166
167 // Port VC0 Resource Control Register
Angel Pons67406472020-06-08 11:13:42 +0200168 pci_update_config32(dev, 0x114, ~0x000000ff, 1);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100169
170 // VCi traffic class
Angel Pons67406472020-06-08 11:13:42 +0200171 pci_or_config8(dev, 0x44, 7 << 0); // TC7
Patrick Georgie72a8a32012-11-06 11:05:09 +0100172
173 // VCi Resource Control
Angel Pons67406472020-06-08 11:13:42 +0200174 pci_or_config32(dev, 0x120, (1 << 31) | (1 << 24) | (0x80 << 0)); /* VCi ID and map */
Patrick Georgie72a8a32012-11-06 11:05:09 +0100175
176 /* Set Bus Master */
Elyes HAOUASb9d2e222020-04-28 10:25:12 +0200177 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MASTER);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100178
Angel Pons67406472020-06-08 11:13:42 +0200179 // Docking not supported
180 pci_and_config8(dev, 0x4d, (u8)~(1 << 7)); // Docking Status
Patrick Georgie72a8a32012-11-06 11:05:09 +0100181
182 /* Lock some R/WO bits by writing their current value. */
Angel Pons67406472020-06-08 11:13:42 +0200183 pci_update_config32(dev, 0x74, ~0, 0);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100184
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200185 res = find_resource(dev, PCI_BASE_ADDRESS_0);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100186 if (!res)
187 return;
188
Elyes HAOUAS6ea24ff2020-08-11 09:21:24 +0200189 // NOTE this will break as soon as the Azalia get's a bar above 4G.
190 // Is there anything we can do about it?
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800191 base = res2mmio(res, 0, 0);
Patrick Rudolph4af2add2018-11-26 15:56:11 +0100192 printk(BIOS_DEBUG, "Azalia: base = %p\n", base);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100193 codec_mask = codec_detect(base);
194
195 if (codec_mask) {
196 printk(BIOS_DEBUG, "Azalia: codec_mask = %02x\n", codec_mask);
197 codecs_init(dev, base, codec_mask);
198 }
199}
200
Patrick Georgie72a8a32012-11-06 11:05:09 +0100201static struct device_operations azalia_ops = {
202 .read_resources = pci_dev_read_resources,
203 .set_resources = pci_dev_set_resources,
204 .enable_resources = pci_dev_enable_resources,
205 .init = azalia_init,
Angel Pons1fc0edd2020-05-31 00:03:28 +0200206 .ops_pci = &pci_dev_ops_pci,
Patrick Georgie72a8a32012-11-06 11:05:09 +0100207};
208
209/* ICH9DH/ICH9DO/ICH9R/ICH9/ICH9M-E/ICH9M */
210static const struct pci_driver i82801ix_azalia __pci_driver = {
211 .ops = &azalia_ops,
212 .vendor = PCI_VENDOR_ID_INTEL,
Felix Singer7f8b0cd82019-11-10 11:04:08 +0100213 .device = PCI_DEVICE_ID_INTEL_82801IB_HD_AUDIO,
Patrick Georgie72a8a32012-11-06 11:05:09 +0100214};