blob: c954f9c6cdd3f1b601481fbc54429b0dd8113a10 [file] [log] [blame]
Angel Pons182dbde2020-04-02 23:49:05 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Patrick Georgie72a8a32012-11-06 11:05:09 +01002
3#include <console/console.h>
4#include <device/device.h>
5#include <device/pci.h>
6#include <device/pci_ids.h>
7#include <device/pci_ops.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +02008#include <device/mmio.h>
Patrick Georgie72a8a32012-11-06 11:05:09 +01009#include <delay.h>
Vladimir Serbinenko75c83872014-09-05 01:01:31 +020010#include <device/azalia_device.h>
Kyösti Mälkki12b121c2019-08-18 16:33:39 +030011#include "chip.h"
Patrick Georgie72a8a32012-11-06 11:05:09 +010012#include "i82801ix.h"
13
14#define HDA_ICII_REG 0x68
Andrew Wuae8d0692013-08-02 19:29:17 +080015#define HDA_ICII_BUSY (1 << 0)
16#define HDA_ICII_VALID (1 << 1)
Patrick Georgie72a8a32012-11-06 11:05:09 +010017
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080018static int set_bits(void *port, u32 mask, u32 val)
Patrick Georgie72a8a32012-11-06 11:05:09 +010019{
20 u32 reg32;
21 int count;
22
23 /* Write (val & mask) to port */
24 val &= mask;
25 reg32 = read32(port);
26 reg32 &= ~mask;
27 reg32 |= val;
28 write32(port, reg32);
29
Angel Ponsc9d63332020-06-21 15:38:29 +020030 /* Wait for readback of register to match what was just written to it */
Patrick Georgie72a8a32012-11-06 11:05:09 +010031 count = 50;
32 do {
33 /* Wait 1ms based on BKDG wait time */
34 mdelay(1);
35 reg32 = read32(port);
36 reg32 &= mask;
37 } while ((reg32 != val) && --count);
38
39 /* Timeout occurred */
40 if (!count)
41 return -1;
42 return 0;
43}
44
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080045static int codec_detect(u8 *base)
Patrick Georgie72a8a32012-11-06 11:05:09 +010046{
47 u32 reg32;
48
49 /* Set Bit0 to 0 to enter reset state (BAR + 0x8)[0] */
50 if (set_bits(base + 0x08, 1, 0) == -1)
51 goto no_codec;
52
53 /* Set Bit 0 to 1 to exit reset state (BAR + 0x8)[0] */
54 if (set_bits(base + 0x08, 1, 1) == -1)
55 goto no_codec;
56
57 /* Read in Codec location (BAR + 0xe)[2..0]*/
58 reg32 = read32(base + 0xe);
59 reg32 &= 0x0f;
60 if (!reg32)
61 goto no_codec;
62
63 return reg32;
64
65no_codec:
66 /* Codec Not found */
67 /* Put HDA back in reset (BAR + 0x8) [0] */
68 set_bits(base + 0x08, 1, 0);
69 printk(BIOS_DEBUG, "Azalia: No codec!\n");
70 return 0;
71}
72
Elyes HAOUASe414a4e2019-01-03 10:40:43 +010073static u32 find_verb(struct device *dev, u32 viddid, const u32 **verb)
Patrick Georgie72a8a32012-11-06 11:05:09 +010074{
Angel Ponsc9d63332020-06-21 15:38:29 +020075 int idx = 0;
Patrick Georgie72a8a32012-11-06 11:05:09 +010076
77 while (idx < (cim_verb_data_size / sizeof(u32))) {
78 u32 verb_size = 4 * cim_verb_data[idx+2]; // in u32
79 if (cim_verb_data[idx] != viddid) {
80 idx += verb_size + 3; // skip verb + header
81 continue;
82 }
83 *verb = &cim_verb_data[idx+3];
84 return verb_size;
85 }
86
87 /* Not all codecs need to load another verb */
88 return 0;
89}
90
91/**
92 * Wait 50usec for the codec to indicate it is ready
93 * no response would imply that the codec is non-operative
94 */
95
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080096static int wait_for_ready(u8 *base)
Patrick Georgie72a8a32012-11-06 11:05:09 +010097{
Angel Ponsc9d63332020-06-21 15:38:29 +020098 /* Use a 50 usec timeout - the Linux kernel uses the same duration */
Patrick Georgie72a8a32012-11-06 11:05:09 +010099 int timeout = 50;
100
Elyes HAOUASba28e8d2016-08-31 19:22:16 +0200101 while (timeout--) {
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800102 u32 reg32 = read32(base + HDA_ICII_REG);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100103 if (!(reg32 & HDA_ICII_BUSY))
104 return 0;
105 udelay(1);
106 }
107
108 return -1;
109}
110
111/**
Angel Ponsc9d63332020-06-21 15:38:29 +0200112 * Wait 50usec for the codec to indicate that it accepted the previous command.
113 * No response would imply that the code is non-operative.
Patrick Georgie72a8a32012-11-06 11:05:09 +0100114 */
115
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800116static int wait_for_valid(u8 *base)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100117{
118 u32 reg32;
119
120 /* Send the verb to the codec */
121 reg32 = read32(base + 0x68);
122 reg32 |= (1 << 0) | (1 << 1);
123 write32(base + 0x68, reg32);
124
Angel Ponsc9d63332020-06-21 15:38:29 +0200125 /* Use a 50 usec timeout - the Linux kernel uses the same duration */
Patrick Georgie72a8a32012-11-06 11:05:09 +0100126
127 int timeout = 50;
Elyes HAOUASba28e8d2016-08-31 19:22:16 +0200128 while (timeout--) {
Patrick Georgie72a8a32012-11-06 11:05:09 +0100129 reg32 = read32(base + HDA_ICII_REG);
Angel Ponsc9d63332020-06-21 15:38:29 +0200130 if ((reg32 & (HDA_ICII_VALID | HDA_ICII_BUSY)) == HDA_ICII_VALID)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100131 return 0;
132 udelay(1);
133 }
134
135 return -1;
136}
137
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800138static void codec_init(struct device *dev, u8 *base, int addr)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100139{
140 u32 reg32;
141 const u32 *verb;
142 u32 verb_size;
143 int i;
144
Angel Ponsaaa8ab72020-06-21 15:33:24 +0200145 printk(BIOS_DEBUG, "Azalia: Initializing codec #%d\n", addr);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100146
147 /* 1 */
148 if (wait_for_ready(base) == -1)
149 return;
150
151 reg32 = (addr << 28) | 0x000f0000;
152 write32(base + 0x60, reg32);
153
154 if (wait_for_valid(base) == -1)
155 return;
156
157 reg32 = read32(base + 0x64);
158
159 /* 2 */
160 printk(BIOS_DEBUG, "Azalia: codec viddid: %08x\n", reg32);
161 verb_size = find_verb(dev, reg32, &verb);
162
163 if (!verb_size) {
164 printk(BIOS_DEBUG, "Azalia: No verb!\n");
165 return;
166 }
167 printk(BIOS_DEBUG, "Azalia: verb_size: %d\n", verb_size);
168
169 /* 3 */
170 for (i = 0; i < verb_size; i++) {
171 if (wait_for_ready(base) == -1)
172 return;
173
174 write32(base + 0x60, verb[i]);
175
176 if (wait_for_valid(base) == -1)
177 return;
178 }
179 printk(BIOS_DEBUG, "Azalia: verb loaded.\n");
180}
181
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800182static void codecs_init(struct device *dev, u8 *base, u32 codec_mask)
Patrick Georgie72a8a32012-11-06 11:05:09 +0100183{
184 int i;
185 for (i = 2; i >= 0; i--) {
186 if (codec_mask & (1 << i))
187 codec_init(dev, base, i);
188 }
189
190 for (i = 0; i < pc_beep_verbs_size; i++) {
191 if (wait_for_ready(base) == -1)
192 return;
193
194 write32(base + 0x60, pc_beep_verbs[i]);
195
196 if (wait_for_valid(base) == -1)
197 return;
198 }
199}
200
201static void azalia_init(struct device *dev)
202{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800203 u8 *base;
Patrick Georgie72a8a32012-11-06 11:05:09 +0100204 struct resource *res;
205 u32 codec_mask;
Patrick Georgie72a8a32012-11-06 11:05:09 +0100206
Patrick Georgie72a8a32012-11-06 11:05:09 +0100207 // ESD
Angel Pons67406472020-06-08 11:13:42 +0200208 pci_update_config32(dev, 0x134, ~0x00ff0000, 2 << 16);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100209
210 // Link1 description
Angel Pons67406472020-06-08 11:13:42 +0200211 pci_update_config32(dev, 0x140, ~0x00ff0000, 2 << 16);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100212
213 // Port VC0 Resource Control Register
Angel Pons67406472020-06-08 11:13:42 +0200214 pci_update_config32(dev, 0x114, ~0x000000ff, 1);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100215
216 // VCi traffic class
Angel Pons67406472020-06-08 11:13:42 +0200217 pci_or_config8(dev, 0x44, 7 << 0); // TC7
Patrick Georgie72a8a32012-11-06 11:05:09 +0100218
219 // VCi Resource Control
Angel Pons67406472020-06-08 11:13:42 +0200220 pci_or_config32(dev, 0x120, (1 << 31) | (1 << 24) | (0x80 << 0)); /* VCi ID and map */
Patrick Georgie72a8a32012-11-06 11:05:09 +0100221
222 /* Set Bus Master */
Elyes HAOUASb9d2e222020-04-28 10:25:12 +0200223 pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MASTER);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100224
Angel Pons67406472020-06-08 11:13:42 +0200225 // Docking not supported
226 pci_and_config8(dev, 0x4d, (u8)~(1 << 7)); // Docking Status
Patrick Georgie72a8a32012-11-06 11:05:09 +0100227
228 /* Lock some R/WO bits by writing their current value. */
Angel Pons67406472020-06-08 11:13:42 +0200229 pci_update_config32(dev, 0x74, ~0, 0);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100230
231 res = find_resource(dev, 0x10);
232 if (!res)
233 return;
234
235 // NOTE this will break as soon as the Azalia get's a bar above
236 // 4G. Is there anything we can do about it?
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800237 base = res2mmio(res, 0, 0);
Patrick Rudolph4af2add2018-11-26 15:56:11 +0100238 printk(BIOS_DEBUG, "Azalia: base = %p\n", base);
Patrick Georgie72a8a32012-11-06 11:05:09 +0100239 codec_mask = codec_detect(base);
240
241 if (codec_mask) {
242 printk(BIOS_DEBUG, "Azalia: codec_mask = %02x\n", codec_mask);
243 codecs_init(dev, base, codec_mask);
244 }
245}
246
Patrick Georgie72a8a32012-11-06 11:05:09 +0100247static struct device_operations azalia_ops = {
248 .read_resources = pci_dev_read_resources,
249 .set_resources = pci_dev_set_resources,
250 .enable_resources = pci_dev_enable_resources,
251 .init = azalia_init,
Angel Pons1fc0edd2020-05-31 00:03:28 +0200252 .ops_pci = &pci_dev_ops_pci,
Patrick Georgie72a8a32012-11-06 11:05:09 +0100253};
254
255/* ICH9DH/ICH9DO/ICH9R/ICH9/ICH9M-E/ICH9M */
256static const struct pci_driver i82801ix_azalia __pci_driver = {
257 .ops = &azalia_ops,
258 .vendor = PCI_VENDOR_ID_INTEL,
Felix Singer7f8b0cd82019-11-10 11:04:08 +0100259 .device = PCI_DEVICE_ID_INTEL_82801IB_HD_AUDIO,
Patrick Georgie72a8a32012-11-06 11:05:09 +0100260};