Angel Pons | 182dbde | 2020-04-02 23:49:05 +0200 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 2 | |
| 3 | #include <console/console.h> |
| 4 | #include <device/device.h> |
| 5 | #include <device/pci.h> |
| 6 | #include <device/pci_ids.h> |
| 7 | #include <device/pci_ops.h> |
Kyösti Mälkki | 13f6650 | 2019-03-03 08:01:05 +0200 | [diff] [blame] | 8 | #include <device/mmio.h> |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 9 | #include <delay.h> |
Vladimir Serbinenko | 75c8387 | 2014-09-05 01:01:31 +0200 | [diff] [blame] | 10 | #include <device/azalia_device.h> |
Kyösti Mälkki | 12b121c | 2019-08-18 16:33:39 +0300 | [diff] [blame] | 11 | #include "chip.h" |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 12 | #include "i82801ix.h" |
| 13 | |
| 14 | #define HDA_ICII_REG 0x68 |
Andrew Wu | ae8d069 | 2013-08-02 19:29:17 +0800 | [diff] [blame] | 15 | #define HDA_ICII_BUSY (1 << 0) |
| 16 | #define HDA_ICII_VALID (1 << 1) |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 17 | |
| 18 | typedef struct southbridge_intel_i82801ix_config config_t; |
| 19 | |
Kevin Paul Herbert | bde6d30 | 2014-12-24 18:43:20 -0800 | [diff] [blame] | 20 | static int set_bits(void *port, u32 mask, u32 val) |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 21 | { |
| 22 | u32 reg32; |
| 23 | int count; |
| 24 | |
| 25 | /* Write (val & mask) to port */ |
| 26 | val &= mask; |
| 27 | reg32 = read32(port); |
| 28 | reg32 &= ~mask; |
| 29 | reg32 |= val; |
| 30 | write32(port, reg32); |
| 31 | |
| 32 | /* Wait for readback of register to |
| 33 | * match what was just written to it |
| 34 | */ |
| 35 | count = 50; |
| 36 | do { |
| 37 | /* Wait 1ms based on BKDG wait time */ |
| 38 | mdelay(1); |
| 39 | reg32 = read32(port); |
| 40 | reg32 &= mask; |
| 41 | } while ((reg32 != val) && --count); |
| 42 | |
| 43 | /* Timeout occurred */ |
| 44 | if (!count) |
| 45 | return -1; |
| 46 | return 0; |
| 47 | } |
| 48 | |
Kevin Paul Herbert | bde6d30 | 2014-12-24 18:43:20 -0800 | [diff] [blame] | 49 | static int codec_detect(u8 *base) |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 50 | { |
| 51 | u32 reg32; |
| 52 | |
| 53 | /* Set Bit0 to 0 to enter reset state (BAR + 0x8)[0] */ |
| 54 | if (set_bits(base + 0x08, 1, 0) == -1) |
| 55 | goto no_codec; |
| 56 | |
| 57 | /* Set Bit 0 to 1 to exit reset state (BAR + 0x8)[0] */ |
| 58 | if (set_bits(base + 0x08, 1, 1) == -1) |
| 59 | goto no_codec; |
| 60 | |
| 61 | /* Read in Codec location (BAR + 0xe)[2..0]*/ |
| 62 | reg32 = read32(base + 0xe); |
| 63 | reg32 &= 0x0f; |
| 64 | if (!reg32) |
| 65 | goto no_codec; |
| 66 | |
| 67 | return reg32; |
| 68 | |
| 69 | no_codec: |
| 70 | /* Codec Not found */ |
| 71 | /* Put HDA back in reset (BAR + 0x8) [0] */ |
| 72 | set_bits(base + 0x08, 1, 0); |
| 73 | printk(BIOS_DEBUG, "Azalia: No codec!\n"); |
| 74 | return 0; |
| 75 | } |
| 76 | |
Elyes HAOUAS | e414a4e | 2019-01-03 10:40:43 +0100 | [diff] [blame] | 77 | static u32 find_verb(struct device *dev, u32 viddid, const u32 **verb) |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 78 | { |
| 79 | int idx=0; |
| 80 | |
| 81 | while (idx < (cim_verb_data_size / sizeof(u32))) { |
| 82 | u32 verb_size = 4 * cim_verb_data[idx+2]; // in u32 |
| 83 | if (cim_verb_data[idx] != viddid) { |
| 84 | idx += verb_size + 3; // skip verb + header |
| 85 | continue; |
| 86 | } |
| 87 | *verb = &cim_verb_data[idx+3]; |
| 88 | return verb_size; |
| 89 | } |
| 90 | |
| 91 | /* Not all codecs need to load another verb */ |
| 92 | return 0; |
| 93 | } |
| 94 | |
| 95 | /** |
| 96 | * Wait 50usec for the codec to indicate it is ready |
| 97 | * no response would imply that the codec is non-operative |
| 98 | */ |
| 99 | |
Kevin Paul Herbert | bde6d30 | 2014-12-24 18:43:20 -0800 | [diff] [blame] | 100 | static int wait_for_ready(u8 *base) |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 101 | { |
| 102 | /* Use a 50 usec timeout - the Linux kernel uses the |
| 103 | * same duration */ |
| 104 | |
| 105 | int timeout = 50; |
| 106 | |
Elyes HAOUAS | ba28e8d | 2016-08-31 19:22:16 +0200 | [diff] [blame] | 107 | while (timeout--) { |
Kevin Paul Herbert | bde6d30 | 2014-12-24 18:43:20 -0800 | [diff] [blame] | 108 | u32 reg32 = read32(base + HDA_ICII_REG); |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 109 | if (!(reg32 & HDA_ICII_BUSY)) |
| 110 | return 0; |
| 111 | udelay(1); |
| 112 | } |
| 113 | |
| 114 | return -1; |
| 115 | } |
| 116 | |
| 117 | /** |
| 118 | * Wait 50usec for the codec to indicate that it accepted |
| 119 | * the previous command. No response would imply that the code |
| 120 | * is non-operative |
| 121 | */ |
| 122 | |
Kevin Paul Herbert | bde6d30 | 2014-12-24 18:43:20 -0800 | [diff] [blame] | 123 | static int wait_for_valid(u8 *base) |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 124 | { |
| 125 | u32 reg32; |
| 126 | |
| 127 | /* Send the verb to the codec */ |
| 128 | reg32 = read32(base + 0x68); |
| 129 | reg32 |= (1 << 0) | (1 << 1); |
| 130 | write32(base + 0x68, reg32); |
| 131 | |
| 132 | /* Use a 50 usec timeout - the Linux kernel uses the |
| 133 | * same duration */ |
| 134 | |
| 135 | int timeout = 50; |
Elyes HAOUAS | ba28e8d | 2016-08-31 19:22:16 +0200 | [diff] [blame] | 136 | while (timeout--) { |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 137 | reg32 = read32(base + HDA_ICII_REG); |
| 138 | if ((reg32 & (HDA_ICII_VALID | HDA_ICII_BUSY)) == |
| 139 | HDA_ICII_VALID) |
| 140 | return 0; |
| 141 | udelay(1); |
| 142 | } |
| 143 | |
| 144 | return -1; |
| 145 | } |
| 146 | |
Kevin Paul Herbert | bde6d30 | 2014-12-24 18:43:20 -0800 | [diff] [blame] | 147 | static void codec_init(struct device *dev, u8 *base, int addr) |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 148 | { |
| 149 | u32 reg32; |
| 150 | const u32 *verb; |
| 151 | u32 verb_size; |
| 152 | int i; |
| 153 | |
| 154 | printk(BIOS_DEBUG, "HD Audio: Initializing codec #%d\n", addr); |
| 155 | |
| 156 | /* 1 */ |
| 157 | if (wait_for_ready(base) == -1) |
| 158 | return; |
| 159 | |
| 160 | reg32 = (addr << 28) | 0x000f0000; |
| 161 | write32(base + 0x60, reg32); |
| 162 | |
| 163 | if (wait_for_valid(base) == -1) |
| 164 | return; |
| 165 | |
| 166 | reg32 = read32(base + 0x64); |
| 167 | |
| 168 | /* 2 */ |
| 169 | printk(BIOS_DEBUG, "Azalia: codec viddid: %08x\n", reg32); |
| 170 | verb_size = find_verb(dev, reg32, &verb); |
| 171 | |
| 172 | if (!verb_size) { |
| 173 | printk(BIOS_DEBUG, "Azalia: No verb!\n"); |
| 174 | return; |
| 175 | } |
| 176 | printk(BIOS_DEBUG, "Azalia: verb_size: %d\n", verb_size); |
| 177 | |
| 178 | /* 3 */ |
| 179 | for (i = 0; i < verb_size; i++) { |
| 180 | if (wait_for_ready(base) == -1) |
| 181 | return; |
| 182 | |
| 183 | write32(base + 0x60, verb[i]); |
| 184 | |
| 185 | if (wait_for_valid(base) == -1) |
| 186 | return; |
| 187 | } |
| 188 | printk(BIOS_DEBUG, "Azalia: verb loaded.\n"); |
| 189 | } |
| 190 | |
Kevin Paul Herbert | bde6d30 | 2014-12-24 18:43:20 -0800 | [diff] [blame] | 191 | static void codecs_init(struct device *dev, u8 *base, u32 codec_mask) |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 192 | { |
| 193 | int i; |
| 194 | for (i = 2; i >= 0; i--) { |
| 195 | if (codec_mask & (1 << i)) |
| 196 | codec_init(dev, base, i); |
| 197 | } |
| 198 | |
| 199 | for (i = 0; i < pc_beep_verbs_size; i++) { |
| 200 | if (wait_for_ready(base) == -1) |
| 201 | return; |
| 202 | |
| 203 | write32(base + 0x60, pc_beep_verbs[i]); |
| 204 | |
| 205 | if (wait_for_valid(base) == -1) |
| 206 | return; |
| 207 | } |
| 208 | } |
| 209 | |
| 210 | static void azalia_init(struct device *dev) |
| 211 | { |
Kevin Paul Herbert | bde6d30 | 2014-12-24 18:43:20 -0800 | [diff] [blame] | 212 | u8 *base; |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 213 | struct resource *res; |
| 214 | u32 codec_mask; |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 215 | |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 216 | // ESD |
Angel Pons | 6740647 | 2020-06-08 11:13:42 +0200 | [diff] [blame^] | 217 | pci_update_config32(dev, 0x134, ~0x00ff0000, 2 << 16); |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 218 | |
| 219 | // Link1 description |
Angel Pons | 6740647 | 2020-06-08 11:13:42 +0200 | [diff] [blame^] | 220 | pci_update_config32(dev, 0x140, ~0x00ff0000, 2 << 16); |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 221 | |
| 222 | // Port VC0 Resource Control Register |
Angel Pons | 6740647 | 2020-06-08 11:13:42 +0200 | [diff] [blame^] | 223 | pci_update_config32(dev, 0x114, ~0x000000ff, 1); |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 224 | |
| 225 | // VCi traffic class |
Angel Pons | 6740647 | 2020-06-08 11:13:42 +0200 | [diff] [blame^] | 226 | pci_or_config8(dev, 0x44, 7 << 0); // TC7 |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 227 | |
| 228 | // VCi Resource Control |
Angel Pons | 6740647 | 2020-06-08 11:13:42 +0200 | [diff] [blame^] | 229 | pci_or_config32(dev, 0x120, (1 << 31) | (1 << 24) | (0x80 << 0)); /* VCi ID and map */ |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 230 | |
| 231 | /* Set Bus Master */ |
Elyes HAOUAS | b9d2e22 | 2020-04-28 10:25:12 +0200 | [diff] [blame] | 232 | pci_or_config16(dev, PCI_COMMAND, PCI_COMMAND_MASTER); |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 233 | |
Angel Pons | 6740647 | 2020-06-08 11:13:42 +0200 | [diff] [blame^] | 234 | // Docking not supported |
| 235 | pci_and_config8(dev, 0x4d, (u8)~(1 << 7)); // Docking Status |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 236 | |
| 237 | /* Lock some R/WO bits by writing their current value. */ |
Angel Pons | 6740647 | 2020-06-08 11:13:42 +0200 | [diff] [blame^] | 238 | pci_update_config32(dev, 0x74, ~0, 0); |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 239 | |
| 240 | res = find_resource(dev, 0x10); |
| 241 | if (!res) |
| 242 | return; |
| 243 | |
| 244 | // NOTE this will break as soon as the Azalia get's a bar above |
| 245 | // 4G. Is there anything we can do about it? |
Kevin Paul Herbert | bde6d30 | 2014-12-24 18:43:20 -0800 | [diff] [blame] | 246 | base = res2mmio(res, 0, 0); |
Patrick Rudolph | 4af2add | 2018-11-26 15:56:11 +0100 | [diff] [blame] | 247 | printk(BIOS_DEBUG, "Azalia: base = %p\n", base); |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 248 | codec_mask = codec_detect(base); |
| 249 | |
| 250 | if (codec_mask) { |
| 251 | printk(BIOS_DEBUG, "Azalia: codec_mask = %02x\n", codec_mask); |
| 252 | codecs_init(dev, base, codec_mask); |
| 253 | } |
| 254 | } |
| 255 | |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 256 | static struct device_operations azalia_ops = { |
| 257 | .read_resources = pci_dev_read_resources, |
| 258 | .set_resources = pci_dev_set_resources, |
| 259 | .enable_resources = pci_dev_enable_resources, |
| 260 | .init = azalia_init, |
Angel Pons | 1fc0edd | 2020-05-31 00:03:28 +0200 | [diff] [blame] | 261 | .ops_pci = &pci_dev_ops_pci, |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 262 | }; |
| 263 | |
| 264 | /* ICH9DH/ICH9DO/ICH9R/ICH9/ICH9M-E/ICH9M */ |
| 265 | static const struct pci_driver i82801ix_azalia __pci_driver = { |
| 266 | .ops = &azalia_ops, |
| 267 | .vendor = PCI_VENDOR_ID_INTEL, |
Felix Singer | 7f8b0cd | 2019-11-10 11:04:08 +0100 | [diff] [blame] | 268 | .device = PCI_DEVICE_ID_INTEL_82801IB_HD_AUDIO, |
Patrick Georgi | e72a8a3 | 2012-11-06 11:05:09 +0100 | [diff] [blame] | 269 | }; |