blob: 779d3195e92bfcd6609ba2a89d5ae12840044d50 [file] [log] [blame]
Stefan Reinauerdebb11f2008-10-29 04:46:52 +00001/*
2 * This file is part of the coreboot project.
3 *
Stefan Reinauer54309d62009-01-20 22:53:10 +00004 * Copyright (C) 2008-2009 coresystems GmbH
Stefan Reinauerdebb11f2008-10-29 04:46:52 +00005 *
Stefan Reinauera8e11682009-03-11 14:54:18 +00006 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; version 2 of
9 * the License.
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000010 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000015 */
16
17#include <console/console.h>
18#include <device/device.h>
19#include <device/pci.h>
20#include <device/pci_ids.h>
Kyösti Mälkkicbf95712020-01-05 08:05:45 +020021#include <option.h>
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000022#include <pc80/mc146818rtc.h>
23#include <pc80/isa-dma.h>
Stefan Reinauer54309d62009-01-20 22:53:10 +000024#include <pc80/i8259.h>
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000025#include <arch/io.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020026#include <device/pci_ops.h>
Uwe Hermann74d1a6e2010-10-12 17:34:08 +000027#include <arch/ioapic.h>
Stefan Reinauerab872542011-10-14 15:18:29 -070028#include <arch/acpi.h>
Sven Schnellef4dc1a72011-06-05 11:33:41 +020029#include <cpu/x86/smm.h>
Vladimir Serbinenko0e646172014-08-31 00:27:05 +020030#include <arch/acpigen.h>
Vladimir Serbinenkod5d94ea2014-10-18 02:13:11 +020031#include <arch/smp/mpspec.h>
Vladimir Serbinenko0e646172014-08-31 00:27:05 +020032#include <cbmem.h>
33#include <string.h>
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +010034#include <drivers/intel/gma/i915.h>
Arthur Heymansa8a9f342017-12-24 08:11:13 +010035#include <southbridge/intel/common/acpi_pirq_gen.h>
Elyes HAOUAS71187012019-02-10 14:58:13 +010036#include <southbridge/intel/common/pmbase.h>
Arthur Heymansb429c5b2019-05-28 13:24:15 +020037#include <southbridge/intel/common/spi.h>
Elyes HAOUAS71187012019-02-10 14:58:13 +010038
Arthur Heymans742df5a2019-06-03 16:24:41 +020039#include "chip.h"
Elyes HAOUAS71187012019-02-10 14:58:13 +010040#include "i82801gx.h"
Vladimir Serbinenko0e646172014-08-31 00:27:05 +020041#include "nvs.h"
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000042
Stefan Reinauer573f7d42009-07-21 21:50:34 +000043#define NMI_OFF 0
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000044
Stefan Reinauer54309d62009-01-20 22:53:10 +000045typedef struct southbridge_intel_i82801gx_config config_t;
46
Paul Menzelddddf152013-04-23 14:40:23 +020047/**
Martin Roth2ed0aa22016-01-05 20:58:58 -070048 * Set miscellaneous static southbridge features.
Paul Menzelddddf152013-04-23 14:40:23 +020049 *
50 * @param dev PCI device with I/O APIC control registers
51 */
52static void i82801gx_enable_ioapic(struct device *dev)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000053{
Paul Menzelddddf152013-04-23 14:40:23 +020054 /* Enable ACPI I/O range decode */
Kyösti Mälkki1cca3402013-02-26 19:21:39 +020055 pci_write_config8(dev, ACPI_CNTL, ACPI_EN);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000056
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080057 set_ioapic_id(VIO_APIC_VADDR, 0x02);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000058
Paul Menzelddddf152013-04-23 14:40:23 +020059 /*
60 * Select Boot Configuration register (0x03) and
61 * use Processor System Bus (0x01) to deliver interrupts.
62 */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080063 io_apic_write(VIO_APIC_VADDR, 0x03, 0x01);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000064}
65
66static void i82801gx_enable_serial_irqs(struct device *dev)
67{
68 /* Set packet length and toggle silent mode bit for one frame. */
69 pci_write_config8(dev, SERIRQ_CNTL,
70 (1 << 7) | (1 << 6) | ((21 - 17) << 2) | (0 << 0));
71}
72
Stefan Reinauer573f7d42009-07-21 21:50:34 +000073/* PIRQ[n]_ROUT[3:0] - PIRQ Routing Control
74 * 0x00 - 0000 = Reserved
75 * 0x01 - 0001 = Reserved
76 * 0x02 - 0010 = Reserved
77 * 0x03 - 0011 = IRQ3
78 * 0x04 - 0100 = IRQ4
79 * 0x05 - 0101 = IRQ5
80 * 0x06 - 0110 = IRQ6
81 * 0x07 - 0111 = IRQ7
82 * 0x08 - 1000 = Reserved
83 * 0x09 - 1001 = IRQ9
84 * 0x0A - 1010 = IRQ10
85 * 0x0B - 1011 = IRQ11
86 * 0x0C - 1100 = IRQ12
87 * 0x0D - 1101 = Reserved
88 * 0x0E - 1110 = IRQ14
89 * 0x0F - 1111 = IRQ15
90 * PIRQ[n]_ROUT[7] - PIRQ Routing Control
91 * 0x80 - The PIRQ is not routed.
92 */
93
Elyes HAOUAS99667032018-05-13 12:47:28 +020094static void i82801gx_pirq_init(struct device *dev)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000095{
Elyes HAOUAS99667032018-05-13 12:47:28 +020096 struct device *irq_dev;
Stefan Reinauer54309d62009-01-20 22:53:10 +000097 /* Get the chip configuration */
98 config_t *config = dev->chip_info;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000099
Stefan Reinauer54309d62009-01-20 22:53:10 +0000100 pci_write_config8(dev, PIRQA_ROUT, config->pirqa_routing);
101 pci_write_config8(dev, PIRQB_ROUT, config->pirqb_routing);
102 pci_write_config8(dev, PIRQC_ROUT, config->pirqc_routing);
103 pci_write_config8(dev, PIRQD_ROUT, config->pirqd_routing);
104
105 pci_write_config8(dev, PIRQE_ROUT, config->pirqe_routing);
106 pci_write_config8(dev, PIRQF_ROUT, config->pirqf_routing);
107 pci_write_config8(dev, PIRQG_ROUT, config->pirqg_routing);
108 pci_write_config8(dev, PIRQH_ROUT, config->pirqh_routing);
109
110 /* Eric Biederman once said we should let the OS do this.
111 * I am not so sure anymore he was right.
112 */
113
Elyes HAOUASba28e8d2016-08-31 19:22:16 +0200114 for (irq_dev = all_devices; irq_dev; irq_dev = irq_dev->next) {
Arthur Heymans3f111b02017-03-09 12:02:52 +0100115 u8 int_pin = 0, int_line = 0;
Stefan Reinauer54309d62009-01-20 22:53:10 +0000116
117 if (!irq_dev->enabled || irq_dev->path.type != DEVICE_PATH_PCI)
118 continue;
119
120 int_pin = pci_read_config8(irq_dev, PCI_INTERRUPT_PIN);
121
122 switch (int_pin) {
Arthur Heymans3f111b02017-03-09 12:02:52 +0100123 case 1:
124 /* INTA# */ int_line = config->pirqa_routing; break;
125 case 2:
126 /* INTB# */ int_line = config->pirqb_routing; break;
127 case 3:
128 /* INTC# */ int_line = config->pirqc_routing; break;
129 case 4:
130 /* INTD# */ int_line = config->pirqd_routing; break;
Stefan Reinauer54309d62009-01-20 22:53:10 +0000131 }
132
133 if (!int_line)
134 continue;
135
136 pci_write_config8(irq_dev, PCI_INTERRUPT_LINE, int_line);
137 }
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000138}
139
Elyes HAOUAS99667032018-05-13 12:47:28 +0200140static void i82801gx_gpi_routing(struct device *dev)
Stefan Reinauera8e11682009-03-11 14:54:18 +0000141{
142 /* Get the chip configuration */
143 config_t *config = dev->chip_info;
144 u32 reg32 = 0;
145
146 /* An array would be much nicer here, or some
147 * other method of doing this.
148 */
149 reg32 |= (config->gpi0_routing & 0x03) << 0;
150 reg32 |= (config->gpi1_routing & 0x03) << 2;
151 reg32 |= (config->gpi2_routing & 0x03) << 4;
152 reg32 |= (config->gpi3_routing & 0x03) << 6;
153 reg32 |= (config->gpi4_routing & 0x03) << 8;
154 reg32 |= (config->gpi5_routing & 0x03) << 10;
155 reg32 |= (config->gpi6_routing & 0x03) << 12;
156 reg32 |= (config->gpi7_routing & 0x03) << 14;
157 reg32 |= (config->gpi8_routing & 0x03) << 16;
158 reg32 |= (config->gpi9_routing & 0x03) << 18;
159 reg32 |= (config->gpi10_routing & 0x03) << 20;
160 reg32 |= (config->gpi11_routing & 0x03) << 22;
161 reg32 |= (config->gpi12_routing & 0x03) << 24;
162 reg32 |= (config->gpi13_routing & 0x03) << 26;
163 reg32 |= (config->gpi14_routing & 0x03) << 28;
164 reg32 |= (config->gpi15_routing & 0x03) << 30;
165
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200166 pci_write_config32(dev, GPIO_ROUT, reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000167}
168
Elyes HAOUAS99667032018-05-13 12:47:28 +0200169static void i82801gx_power_options(struct device *dev)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000170{
171 u8 reg8;
Elyes HAOUAS71187012019-02-10 14:58:13 +0100172 u16 reg16;
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000173 u32 reg32;
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000174 const char *state;
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000175 /* Get the chip configuration */
176 config_t *config = dev->chip_info;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000177
Nico Huber9faae2b2018-11-14 00:00:35 +0100178 int pwr_on = CONFIG_MAINBOARD_POWER_FAILURE_STATE;
Luc Verhaegena9c5ea02009-06-03 14:19:33 +0000179 int nmi_option;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000180
181 /* Which state do we want to goto after g3 (power restored)?
182 * 0 == S0 Full On
183 * 1 == S5 Soft Off
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000184 *
185 * If the option is not existent (Laptops), use MAINBOARD_POWER_ON.
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000186 */
Varad Gautam06ef0462015-03-11 09:54:41 +0530187 pwr_on = MAINBOARD_POWER_ON;
188 get_option(&pwr_on, "power_on_after_fail");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000189
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000190 reg8 = pci_read_config8(dev, GEN_PMCON_3);
191 reg8 &= 0xfe;
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000192 switch (pwr_on) {
193 case MAINBOARD_POWER_OFF:
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000194 reg8 |= 1;
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000195 state = "off";
196 break;
197 case MAINBOARD_POWER_ON:
198 reg8 &= ~1;
199 state = "on";
200 break;
201 case MAINBOARD_POWER_KEEP:
202 reg8 &= ~1;
203 state = "state keep";
204 break;
205 default:
206 state = "undefined";
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000207 }
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000208
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000209 reg8 |= (3 << 4); /* avoid #S4 assertions */
Martin Roth2ed0aa22016-01-05 20:58:58 -0700210 reg8 &= ~(1 << 3); /* minimum assertion is 1 to 2 RTCCLK */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000211
212 pci_write_config8(dev, GEN_PMCON_3, reg8);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000213 printk(BIOS_INFO, "Set power %s after power failure.\n", state);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000214
215 /* Set up NMI on errors. */
216 reg8 = inb(0x61);
217 reg8 &= 0x0f; /* Higher Nibble must be 0 */
218 reg8 &= ~(1 << 3); /* IOCHK# NMI Enable */
219 // reg8 &= ~(1 << 2); /* PCI SERR# Enable */
220 reg8 |= (1 << 2); /* PCI SERR# Disable for now */
221 outb(reg8, 0x61);
222
223 reg8 = inb(0x70);
224 nmi_option = NMI_OFF;
Luc Verhaegena9c5ea02009-06-03 14:19:33 +0000225 get_option(&nmi_option, "nmi");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000226 if (nmi_option) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000227 printk(BIOS_INFO, "NMI sources enabled.\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000228 reg8 &= ~(1 << 7); /* Set NMI. */
229 } else {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000230 printk(BIOS_INFO, "NMI sources disabled.\n");
Arthur Heymans3f111b02017-03-09 12:02:52 +0100231 reg8 |= (1 << 7); /* Can't mask NMI from PCI-E and NMI_NOW */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000232 }
233 outb(reg8, 0x70);
234
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000235 /* Enable CPU_SLP# and Intel Speedstep, set SMI# rate down */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000236 reg16 = pci_read_config16(dev, GEN_PMCON_1);
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000237 reg16 &= ~(3 << 0); // SMI# rate 1 minute
238 reg16 |= (1 << 2); // CLKRUN_EN - Mobile/Ultra only
239 reg16 |= (1 << 3); // Speedstep Enable - Mobile/Ultra only
240 reg16 |= (1 << 5); // CPUSLP_EN Desktop only
Sven Schnelle906f9ae2011-10-23 16:35:01 +0200241
242 if (config->c4onc3_enable)
243 reg16 |= (1 << 7);
244
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000245 // another laptop wants this?
246 // reg16 &= ~(1 << 10); // BIOS_PCI_EXP_EN - Desktop/Mobile only
247 reg16 |= (1 << 10); // BIOS_PCI_EXP_EN - Desktop/Mobile only
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000248#if DEBUG_PERIODIC_SMIS
249 /* Set DEBUG_PERIODIC_SMIS in i82801gx.h to debug using
250 * periodic SMIs.
251 */
252 reg16 |= (3 << 0); // Periodic SMI every 8s
253#endif
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000254 pci_write_config16(dev, GEN_PMCON_1, reg16);
255
Stefan Reinauera8e11682009-03-11 14:54:18 +0000256 // Set the board's GPI routing.
257 i82801gx_gpi_routing(dev);
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000258
Elyes HAOUAS71187012019-02-10 14:58:13 +0100259 write_pmbase32(GPE0_EN, config->gpe0_en);
260 write_pmbase16(ALT_GP_SMI_EN, config->alt_gp_smi_en);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000261
262 /* Set up power management block and determine sleep mode */
Elyes HAOUAS71187012019-02-10 14:58:13 +0100263 reg32 = read_pmbase32(PM1_CNT);
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000264
265 reg32 &= ~(7 << 10); // SLP_TYP
266 reg32 |= (1 << 1); // enable C3->C0 transition on bus master
267 reg32 |= (1 << 0); // SCI_EN
Elyes HAOUAS71187012019-02-10 14:58:13 +0100268 write_pmbase32(PM1_CNT, reg32);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000269}
270
Elyes HAOUAS99667032018-05-13 12:47:28 +0200271static void i82801gx_configure_cstates(struct device *dev)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000272{
273 u8 reg8;
Stefan Reinauer109ab312009-08-12 16:08:05 +0000274
Stefan Reinauera8e11682009-03-11 14:54:18 +0000275 reg8 = pci_read_config8(dev, 0xa9); // Cx state configuration
276 reg8 |= (1 << 4) | (1 << 3) | (1 << 2); // Enable Popup & Popdown
277 pci_write_config8(dev, 0xa9, reg8);
278
279 // Set Deeper Sleep configuration to recommended values
280 reg8 = pci_read_config8(dev, 0xaa);
281 reg8 &= 0xf0;
282 reg8 |= (2 << 2); // Deeper Sleep to Stop CPU: 34-40us
283 reg8 |= (2 << 0); // Deeper Sleep to Sleep: 15us
284 pci_write_config8(dev, 0xaa, reg8);
285}
286
287static void i82801gx_rtc_init(struct device *dev)
288{
289 u8 reg8;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000290 int rtc_failed;
291
292 reg8 = pci_read_config8(dev, GEN_PMCON_3);
293 rtc_failed = reg8 & RTC_BATTERY_DEAD;
294 if (rtc_failed) {
295 reg8 &= ~RTC_BATTERY_DEAD;
296 pci_write_config8(dev, GEN_PMCON_3, reg8);
297 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000298 printk(BIOS_DEBUG, "rtc_failed = 0x%x\n", rtc_failed);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000299
Gabe Blackb3f08c62014-04-30 17:12:25 -0700300 cmos_init(rtc_failed);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000301}
302
Stefan Reinauera8e11682009-03-11 14:54:18 +0000303static void enable_hpet(void)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000304{
Stefan Reinauera8e11682009-03-11 14:54:18 +0000305 u32 reg32;
Stefan Reinauer109ab312009-08-12 16:08:05 +0000306
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000307 /* Move HPET to default address 0xfed00000 and enable it */
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000308 reg32 = RCBA32(HPTC);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000309 reg32 |= (1 << 7); // HPET Address Enable
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000310 reg32 &= ~(3 << 0);
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000311 RCBA32(HPTC) = reg32;
Arthur Heymansc73c9232019-10-02 14:57:50 +0200312 /* On NM10 this only works if read back */
313 RCBA32(HPTC);
314
315 write32((u32 *)0xfed00010, read32((u32 *)0xfed00010) | 1);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000316}
317
Stefan Reinauera8e11682009-03-11 14:54:18 +0000318static void enable_clock_gating(void)
319{
320 u32 reg32;
Stefan Reinauer109ab312009-08-12 16:08:05 +0000321
Stefan Reinauera8e11682009-03-11 14:54:18 +0000322 /* Enable Clock Gating for most devices */
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000323 reg32 = RCBA32(CG);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000324 reg32 |= (1 << 31); // LPC clock gating
325 reg32 |= (1 << 30); // PATA clock gating
326 // SATA clock gating
327 reg32 |= (1 << 27) | (1 << 26) | (1 << 25) | (1 << 24);
328 reg32 |= (1 << 23); // AC97 clock gating
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000329 reg32 |= (1 << 19); // USB EHCI clock gating
Stefan Reinauera8e11682009-03-11 14:54:18 +0000330 reg32 |= (1 << 3) | (1 << 1); // DMI clock gating
331 reg32 |= (1 << 2); // PCIe clock gating;
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000332 reg32 &= ~(1 << 20); // No static clock gating for USB
Arthur Heymans3f111b02017-03-09 12:02:52 +0100333 reg32 &= ~((1 << 29) | (1 << 28)); // Disable UHCI clock gating
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000334 RCBA32(CG) = reg32;
Stefan Reinauera8e11682009-03-11 14:54:18 +0000335}
Stefan Reinauer269563a2009-01-19 21:20:22 +0000336
Kyösti Mälkki83d6a8a2019-07-12 08:16:53 +0300337static void i82801gx_set_acpi_mode(struct device *dev)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000338{
Kyösti Mälkki44da9e72019-10-09 12:32:16 +0300339 if (CONFIG(HAVE_SMI_HANDLER)) {
340 if (!acpi_is_wakeup_s3()) {
341 printk(BIOS_DEBUG, "Disabling ACPI via APMC:\n");
342 outb(APM_CNT_ACPI_DISABLE, APM_CNT); // Disable ACPI mode
343 printk(BIOS_DEBUG, "done.\n");
344 } else {
345 printk(BIOS_DEBUG, "S3 wakeup, enabling ACPI via APMC\n");
346 outb(APM_CNT_ACPI_ENABLE, APM_CNT);
347 }
Sven Schnellee2618072011-06-05 11:39:12 +0200348 }
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000349}
350
Stefan Reinauera8e11682009-03-11 14:54:18 +0000351#define SPIBASE 0x3020
352static void i82801gx_spi_init(void)
353{
354 u16 spicontrol;
355
356 spicontrol = RCBA16(SPIBASE + 2);
357 spicontrol &= ~(1 << 0); // SPI Access Request
358 RCBA16(SPIBASE + 2) = spicontrol;
359}
360
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000361static void i82801gx_fixups(struct device *dev)
Stefan Reinauera8e11682009-03-11 14:54:18 +0000362{
363 /* This needs to happen after PCI enumeration */
364 RCBA32(0x1d40) |= 1;
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000365
366 /* USB Transient Disconnect Detect:
367 * Prevent a SE0 condition on the USB ports from being
368 * interpreted by the UHCI controller as a disconnect
369 */
370 pci_write_config8(dev, 0xad, 0x3);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000371}
372
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000373static void lpc_init(struct device *dev)
374{
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000375 printk(BIOS_DEBUG, "i82801gx: lpc_init\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000376
377 /* Set the value for PCI command register. */
378 pci_write_config16(dev, PCI_COMMAND, 0x000f);
379
380 /* IO APIC initialization. */
Paul Menzelddddf152013-04-23 14:40:23 +0200381 i82801gx_enable_ioapic(dev);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000382
383 i82801gx_enable_serial_irqs(dev);
384
385 /* Setup the PIRQ. */
386 i82801gx_pirq_init(dev);
387
388 /* Setup power options. */
389 i82801gx_power_options(dev);
390
Stefan Reinauera8e11682009-03-11 14:54:18 +0000391 /* Configure Cx state registers */
392 i82801gx_configure_cstates(dev);
393
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000394 /* Set the state of the GPIO lines. */
395 //gpio_init(dev);
396
397 /* Initialize the real time clock. */
398 i82801gx_rtc_init(dev);
399
400 /* Initialize ISA DMA. */
401 isa_dma_init();
402
403 /* Initialize the High Precision Event Timers, if present. */
Stefan Reinauera8e11682009-03-11 14:54:18 +0000404 enable_hpet();
405
406 /* Initialize Clock Gating */
407 enable_clock_gating();
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000408
409 setup_i8259();
410
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000411 /* The OS should do this? */
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000412 /* Interrupt 9 should be level triggered (SCI) */
413 i8259_configure_irq_trigger(9, 1);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000414
Kyösti Mälkki44da9e72019-10-09 12:32:16 +0300415 i82801gx_set_acpi_mode(dev);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000416
417 i82801gx_spi_init();
418
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000419 i82801gx_fixups(dev);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000420}
421
Vladimir Serbinenkod5d94ea2014-10-18 02:13:11 +0200422unsigned long acpi_fill_madt(unsigned long current)
423{
424 /* Local APICs */
425 current = acpi_create_madt_lapics(current);
426
427 /* IOAPIC */
428 current += acpi_create_madt_ioapic((acpi_madt_ioapic_t *) current,
429 2, IO_APIC_ADDR, 0);
430
431 /* LAPIC_NMI */
432 current += acpi_create_madt_lapic_nmi((acpi_madt_lapic_nmi_t *)
433 current, 0,
434 MP_IRQ_POLARITY_HIGH |
435 MP_IRQ_TRIGGER_EDGE, 0x01);
436 current += acpi_create_madt_lapic_nmi((acpi_madt_lapic_nmi_t *)
437 current, 1, MP_IRQ_POLARITY_HIGH |
438 MP_IRQ_TRIGGER_EDGE, 0x01);
439
440 /* INT_SRC_OVR */
441 current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)
442 current, 0, 0, 2, MP_IRQ_POLARITY_HIGH | MP_IRQ_TRIGGER_EDGE);
443 current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)
444 current, 0, 9, 9, MP_IRQ_POLARITY_HIGH | MP_IRQ_TRIGGER_LEVEL);
445
446
447 return current;
448}
449
Arthur Heymans3f111b02017-03-09 12:02:52 +0100450void acpi_fill_fadt(acpi_fadt_t *fadt)
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200451{
Kyösti Mälkkic70eed12018-05-22 02:18:00 +0300452 struct device *dev = pcidev_on_root(0x1f, 0);
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200453 config_t *chip = dev->chip_info;
Elyes HAOUAS71187012019-02-10 14:58:13 +0100454 u16 pmbase = lpc_get_pmbase();
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200455
456 fadt->pm1a_evt_blk = pmbase;
457 fadt->pm1b_evt_blk = 0x0;
Elyes HAOUAS71187012019-02-10 14:58:13 +0100458 fadt->pm1a_cnt_blk = pmbase + PM1_CNT;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200459 fadt->pm1b_cnt_blk = 0x0;
Elyes HAOUAS71187012019-02-10 14:58:13 +0100460 fadt->pm2_cnt_blk = pmbase + PM2_CNT;
461 fadt->pm_tmr_blk = pmbase + PM1_TMR;
462 fadt->gpe0_blk = pmbase + GPE0_STS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200463 fadt->gpe1_blk = 0;
464
465 fadt->pm1_evt_len = 4;
466 fadt->pm1_cnt_len = 2;
467 fadt->pm2_cnt_len = 1;
468 fadt->pm_tmr_len = 4;
469 fadt->gpe0_blk_len = 8;
470 fadt->gpe1_blk_len = 0;
471 fadt->gpe1_base = 0;
472
473 fadt->reset_reg.space_id = 1;
474 fadt->reset_reg.bit_width = 8;
475 fadt->reset_reg.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200476 fadt->reset_reg.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200477 fadt->reset_reg.addrl = 0xcf9;
478 fadt->reset_reg.addrh = 0;
479
480 fadt->reset_value = 6;
481
482 fadt->x_pm1a_evt_blk.space_id = 1;
483 fadt->x_pm1a_evt_blk.bit_width = 32;
484 fadt->x_pm1a_evt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200485 fadt->x_pm1a_evt_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200486 fadt->x_pm1a_evt_blk.addrl = pmbase;
487 fadt->x_pm1a_evt_blk.addrh = 0x0;
488
489 fadt->x_pm1b_evt_blk.space_id = 0;
490 fadt->x_pm1b_evt_blk.bit_width = 0;
491 fadt->x_pm1b_evt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200492 fadt->x_pm1b_evt_blk.access_size = 0;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200493 fadt->x_pm1b_evt_blk.addrl = 0x0;
494 fadt->x_pm1b_evt_blk.addrh = 0x0;
495
496 fadt->x_pm1a_cnt_blk.space_id = 1;
497 fadt->x_pm1a_cnt_blk.bit_width = 16;
498 fadt->x_pm1a_cnt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200499 fadt->x_pm1a_cnt_blk.access_size = ACPI_ACCESS_SIZE_WORD_ACCESS;
Elyes HAOUAS71187012019-02-10 14:58:13 +0100500 fadt->x_pm1a_cnt_blk.addrl = pmbase + PM1_CNT;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200501 fadt->x_pm1a_cnt_blk.addrh = 0x0;
502
503 fadt->x_pm1b_cnt_blk.space_id = 0;
504 fadt->x_pm1b_cnt_blk.bit_width = 0;
505 fadt->x_pm1b_cnt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200506 fadt->x_pm1b_cnt_blk.access_size = 0;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200507 fadt->x_pm1b_cnt_blk.addrl = 0x0;
508 fadt->x_pm1b_cnt_blk.addrh = 0x0;
509
510 fadt->x_pm2_cnt_blk.space_id = 1;
511 fadt->x_pm2_cnt_blk.bit_width = 8;
512 fadt->x_pm2_cnt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200513 fadt->x_pm2_cnt_blk.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
Elyes HAOUAS71187012019-02-10 14:58:13 +0100514 fadt->x_pm2_cnt_blk.addrl = pmbase + PM2_CNT;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200515 fadt->x_pm2_cnt_blk.addrh = 0x0;
516
517 fadt->x_pm_tmr_blk.space_id = 1;
518 fadt->x_pm_tmr_blk.bit_width = 32;
519 fadt->x_pm_tmr_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200520 fadt->x_pm_tmr_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
Elyes HAOUAS71187012019-02-10 14:58:13 +0100521 fadt->x_pm_tmr_blk.addrl = pmbase + PM1_TMR;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200522 fadt->x_pm_tmr_blk.addrh = 0x0;
523
524 fadt->x_gpe0_blk.space_id = 1;
525 fadt->x_gpe0_blk.bit_width = 64;
526 fadt->x_gpe0_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200527 fadt->x_gpe0_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
Elyes HAOUAS71187012019-02-10 14:58:13 +0100528 fadt->x_gpe0_blk.addrl = pmbase + GPE0_STS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200529 fadt->x_gpe0_blk.addrh = 0x0;
530
531 fadt->x_gpe1_blk.space_id = 0;
532 fadt->x_gpe1_blk.bit_width = 0;
533 fadt->x_gpe1_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200534 fadt->x_gpe1_blk.access_size = 0;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200535 fadt->x_gpe1_blk.addrl = 0x0;
536 fadt->x_gpe1_blk.addrh = 0x0;
537 fadt->day_alrm = 0xd;
538 fadt->mon_alrm = 0x00;
539 fadt->century = 0x32;
540
Elyes HAOUAS0d4de2a2019-02-28 13:04:29 +0100541 fadt->reserved = 0;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200542 fadt->sci_int = 0x9;
543 fadt->smi_cmd = APM_CNT;
544 fadt->acpi_enable = APM_CNT_ACPI_ENABLE;
545 fadt->acpi_disable = APM_CNT_ACPI_DISABLE;
546 fadt->s4bios_req = 0x0;
547 fadt->pstate_cnt = APM_CNT_PST_CONTROL;
548
549 fadt->cst_cnt = APM_CNT_CST_CONTROL;
550 fadt->p_lvl2_lat = 1;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200551 fadt->p_lvl3_lat = chip->c3_latency;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200552 fadt->flush_size = 0;
553 fadt->flush_stride = 0;
554 fadt->duty_offset = 1;
Arthur Heymans3f111b02017-03-09 12:02:52 +0100555 if (chip->p_cnt_throttling_supported)
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200556 fadt->duty_width = 3;
Arthur Heymans3f111b02017-03-09 12:02:52 +0100557 else
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200558 fadt->duty_width = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200559 fadt->iapc_boot_arch = 0x03;
560 fadt->flags = (ACPI_FADT_WBINVD | ACPI_FADT_C1_SUPPORTED
561 | ACPI_FADT_SLEEP_BUTTON | ACPI_FADT_S4_RTC_WAKE
562 | ACPI_FADT_PLATFORM_CLOCK | ACPI_FADT_RESET_REGISTER
563 | ACPI_FADT_C2_MP_SUPPORTED);
Arthur Heymans3f111b02017-03-09 12:02:52 +0100564 if (chip->docking_supported)
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200565 fadt->flags |= ACPI_FADT_DOCKING_SUPPORTED;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200566}
567
Elyes HAOUAS99667032018-05-13 12:47:28 +0200568static void i82801gx_lpc_read_resources(struct device *dev)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000569{
570 struct resource *res;
Vladimir Serbinenkof119f082014-11-24 21:05:56 +0100571 u8 io_index = 0;
572 int i;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000573
574 /* Get the normal PCI resources of this device. */
575 pci_dev_read_resources(dev);
576
577 /* Add an extra subtractive resource for both memory and I/O. */
Vladimir Serbinenkof119f082014-11-24 21:05:56 +0100578 res = new_resource(dev, IOINDEX_SUBTRACTIVE(io_index++, 0));
Myles Watson29cc9ed2009-07-02 18:56:24 +0000579 res->base = 0;
580 res->size = 0x1000;
581 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
582 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000583
Vladimir Serbinenkof119f082014-11-24 21:05:56 +0100584 res = new_resource(dev, IOINDEX_SUBTRACTIVE(io_index++, 0));
Myles Watson29cc9ed2009-07-02 18:56:24 +0000585 res->base = 0xff800000;
586 res->size = 0x00800000; /* 8 MB for flash */
587 res->flags = IORESOURCE_MEM | IORESOURCE_SUBTRACTIVE |
588 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
589
590 res = new_resource(dev, 3); /* IOAPIC */
Uwe Hermann74d1a6e2010-10-12 17:34:08 +0000591 res->base = IO_APIC_ADDR;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000592 res->size = 0x00001000;
593 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Vladimir Serbinenkof119f082014-11-24 21:05:56 +0100594
595 /* Set IO decode ranges if required.*/
596 for (i = 0; i < 4; i++) {
597 u32 gen_dec;
598 gen_dec = pci_read_config32(dev, 0x84 + 4 * i);
599
600 if ((gen_dec & 0xFFFC) > 0x1000) {
601 res = new_resource(dev, IOINDEX_SUBTRACTIVE(io_index++, 0));
602 res->base = gen_dec & 0xFFFC;
603 res->size = (gen_dec >> 16) & 0xFC;
604 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
605 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
606 }
607 }
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000608}
609
Arthur Heymans36646472018-01-22 14:42:18 +0100610#define SPIBAR16(x) RCBA16(0x3020 + x)
611#define SPIBAR32(x) RCBA32(0x3020 + x)
612
613static void lpc_final(struct device *dev)
614{
615 u16 tco1_cnt;
616
Julius Wernercd49cce2019-03-05 16:53:33 -0800617 if (!CONFIG(INTEL_CHIPSET_LOCKDOWN))
Arthur Heymans36646472018-01-22 14:42:18 +0100618 return;
619
Arthur Heymans767de0a2019-11-15 19:19:53 +0100620 if (CONFIG(BOOT_DEVICE_SPI_FLASH))
621 spi_finalize_ops();
Arthur Heymans36646472018-01-22 14:42:18 +0100622
623 /* Lock SPIBAR */
624 SPIBAR16(0) = SPIBAR16(0) | (1 << 15);
625
626 /* BIOS Interface Lockdown */
627 RCBA32(0x3410) |= 1 << 0;
628
629 /* Global SMI Lock */
630 pci_or_config16(dev, GEN_PMCON_1, 1 << 4);
631
632 /* TCO_Lock */
633 tco1_cnt = inw(DEFAULT_PMBASE + 0x60 + TCO1_CNT);
634 tco1_cnt |= (1 << 12); /* TCO lock */
635 outw(tco1_cnt, DEFAULT_PMBASE + 0x60 + TCO1_CNT);
636
637 /* Indicate finalize step with post code */
638 outb(POST_OS_BOOT, 0x80);
639}
640
Elyes HAOUAS99667032018-05-13 12:47:28 +0200641static void southbridge_inject_dsdt(struct device *dev)
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200642{
Arthur Heymans3f111b02017-03-09 12:02:52 +0100643 global_nvs_t *gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(*gnvs));
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200644
645 if (gnvs) {
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100646 const struct i915_gpu_controller_info *gfx = intel_gma_get_controller_info();
647
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200648 memset(gnvs, 0, sizeof(*gnvs));
Vladimir Serbinenko385743a2014-10-18 02:26:21 +0200649
650 gnvs->apic = 1;
651 gnvs->mpen = 1; /* Enable Multi Processing */
652
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200653 acpi_create_gnvs(gnvs);
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100654
Nico Huber744d6bd2019-01-12 14:58:20 +0100655 if (gfx) {
656 gnvs->ndid = gfx->ndid;
657 memcpy(gnvs->did, gfx->did, sizeof(gnvs->did));
658 }
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100659
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200660 /* And tell SMI about it */
661 smm_setup_structures(gnvs, NULL, NULL);
662
663 /* Add it to SSDT. */
Vladimir Serbinenko1bad88e2014-11-04 21:20:56 +0100664 acpigen_write_scope("\\");
665 acpigen_write_name_dword("NVSA", (u32) gnvs);
666 acpigen_pop_len();
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200667 }
668}
669
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100670static const char *lpc_acpi_name(const struct device *dev)
671{
672 return "LPCB";
673}
674
Elyes HAOUAS38f1d132018-09-17 08:44:18 +0200675static void southbridge_fill_ssdt(struct device *device)
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100676{
677 intel_acpi_gen_def_acpi_pirq(device);
678}
679
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000680static struct pci_operations pci_ops = {
Subrata Banik4a0f0712019-03-20 14:29:47 +0530681 .set_subsystem = pci_dev_set_subsystem,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000682};
683
684static struct device_operations device_ops = {
685 .read_resources = i82801gx_lpc_read_resources,
686 .set_resources = pci_dev_set_resources,
Myles Watson7eac4452010-06-17 16:16:56 +0000687 .enable_resources = pci_dev_enable_resources,
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200688 .acpi_inject_dsdt_generator = southbridge_inject_dsdt,
689 .write_acpi_tables = acpi_write_hpet,
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100690 .acpi_fill_ssdt_generator = southbridge_fill_ssdt,
691 .acpi_name = lpc_acpi_name,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000692 .init = lpc_init,
Nico Huber51b75ae2019-03-14 16:02:05 +0100693 .scan_bus = scan_static_bus,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000694 .enable = i82801gx_enable,
695 .ops_pci = &pci_ops,
Arthur Heymans36646472018-01-22 14:42:18 +0100696 .final = lpc_final,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000697};
698
Damien Zammitef33e032015-11-14 01:03:39 +1100699/* 27b0: 82801GH (ICH7 DH) */
700/* 27b8: 82801GB/GR (ICH7/ICH7R) */
701/* 27b9: 82801GBM/GU (ICH7-M/ICH7-U) */
702/* 27bc: 82NM10 (NM10) */
703/* 27bd: 82801GHM (ICH7-M DH) */
704
705static const unsigned short pci_device_ids[] = {
706 0x27b0, 0x27b8, 0x27b9, 0x27bc, 0x27bd, 0
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000707};
708
Damien Zammitef33e032015-11-14 01:03:39 +1100709static const struct pci_driver ich7_lpc __pci_driver = {
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000710 .ops = &device_ops,
711 .vendor = PCI_VENDOR_ID_INTEL,
Damien Zammitef33e032015-11-14 01:03:39 +1100712 .devices = pci_device_ids,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000713};