blob: ac83ec950016b4d155c1597d665265174f7f2497 [file] [log] [blame]
Stefan Reinauerdebb11f2008-10-29 04:46:52 +00001/*
2 * This file is part of the coreboot project.
3 *
Stefan Reinauer54309d62009-01-20 22:53:10 +00004 * Copyright (C) 2008-2009 coresystems GmbH
Stefan Reinauerdebb11f2008-10-29 04:46:52 +00005 *
Stefan Reinauera8e11682009-03-11 14:54:18 +00006 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; version 2 of
9 * the License.
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000010 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000015 */
16
17#include <console/console.h>
18#include <device/device.h>
19#include <device/pci.h>
20#include <device/pci_ids.h>
21#include <pc80/mc146818rtc.h>
22#include <pc80/isa-dma.h>
Stefan Reinauer54309d62009-01-20 22:53:10 +000023#include <pc80/i8259.h>
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000024#include <arch/io.h>
Uwe Hermann74d1a6e2010-10-12 17:34:08 +000025#include <arch/ioapic.h>
Stefan Reinauerab872542011-10-14 15:18:29 -070026#include <arch/acpi.h>
Stefan Reinauercadc5452010-12-18 23:29:37 +000027#include <cpu/cpu.h>
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000028#include "i82801gx.h"
Sven Schnellef4dc1a72011-06-05 11:33:41 +020029#include <cpu/x86/smm.h>
Vladimir Serbinenko0e646172014-08-31 00:27:05 +020030#include <arch/acpigen.h>
Vladimir Serbinenkod5d94ea2014-10-18 02:13:11 +020031#include <arch/smp/mpspec.h>
Vladimir Serbinenko0e646172014-08-31 00:27:05 +020032#include <cbmem.h>
33#include <string.h>
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +010034#include <drivers/intel/gma/i915.h>
Arthur Heymansa8a9f342017-12-24 08:11:13 +010035#include <southbridge/intel/common/acpi_pirq_gen.h>
Vladimir Serbinenko0e646172014-08-31 00:27:05 +020036#include "nvs.h"
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000037
Stefan Reinauer573f7d42009-07-21 21:50:34 +000038#define NMI_OFF 0
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000039
Stefan Reinauer573f7d42009-07-21 21:50:34 +000040#define ENABLE_ACPI_MODE_IN_COREBOOT 0
41#define TEST_SMM_FLASH_LOCKDOWN 0
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000042
Stefan Reinauer54309d62009-01-20 22:53:10 +000043typedef struct southbridge_intel_i82801gx_config config_t;
44
Paul Menzelddddf152013-04-23 14:40:23 +020045/**
Martin Roth2ed0aa22016-01-05 20:58:58 -070046 * Set miscellaneous static southbridge features.
Paul Menzelddddf152013-04-23 14:40:23 +020047 *
48 * @param dev PCI device with I/O APIC control registers
49 */
50static void i82801gx_enable_ioapic(struct device *dev)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000051{
Paul Menzelddddf152013-04-23 14:40:23 +020052 /* Enable ACPI I/O range decode */
Kyösti Mälkki1cca3402013-02-26 19:21:39 +020053 pci_write_config8(dev, ACPI_CNTL, ACPI_EN);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000054
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080055 set_ioapic_id(VIO_APIC_VADDR, 0x02);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000056
Paul Menzelddddf152013-04-23 14:40:23 +020057 /*
58 * Select Boot Configuration register (0x03) and
59 * use Processor System Bus (0x01) to deliver interrupts.
60 */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080061 io_apic_write(VIO_APIC_VADDR, 0x03, 0x01);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000062}
63
64static void i82801gx_enable_serial_irqs(struct device *dev)
65{
66 /* Set packet length and toggle silent mode bit for one frame. */
67 pci_write_config8(dev, SERIRQ_CNTL,
68 (1 << 7) | (1 << 6) | ((21 - 17) << 2) | (0 << 0));
69}
70
Stefan Reinauer573f7d42009-07-21 21:50:34 +000071/* PIRQ[n]_ROUT[3:0] - PIRQ Routing Control
72 * 0x00 - 0000 = Reserved
73 * 0x01 - 0001 = Reserved
74 * 0x02 - 0010 = Reserved
75 * 0x03 - 0011 = IRQ3
76 * 0x04 - 0100 = IRQ4
77 * 0x05 - 0101 = IRQ5
78 * 0x06 - 0110 = IRQ6
79 * 0x07 - 0111 = IRQ7
80 * 0x08 - 1000 = Reserved
81 * 0x09 - 1001 = IRQ9
82 * 0x0A - 1010 = IRQ10
83 * 0x0B - 1011 = IRQ11
84 * 0x0C - 1100 = IRQ12
85 * 0x0D - 1101 = Reserved
86 * 0x0E - 1110 = IRQ14
87 * 0x0F - 1111 = IRQ15
88 * PIRQ[n]_ROUT[7] - PIRQ Routing Control
89 * 0x80 - The PIRQ is not routed.
90 */
91
Elyes HAOUAS99667032018-05-13 12:47:28 +020092static void i82801gx_pirq_init(struct device *dev)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000093{
Elyes HAOUAS99667032018-05-13 12:47:28 +020094 struct device *irq_dev;
Stefan Reinauer54309d62009-01-20 22:53:10 +000095 /* Get the chip configuration */
96 config_t *config = dev->chip_info;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000097
Stefan Reinauer54309d62009-01-20 22:53:10 +000098 pci_write_config8(dev, PIRQA_ROUT, config->pirqa_routing);
99 pci_write_config8(dev, PIRQB_ROUT, config->pirqb_routing);
100 pci_write_config8(dev, PIRQC_ROUT, config->pirqc_routing);
101 pci_write_config8(dev, PIRQD_ROUT, config->pirqd_routing);
102
103 pci_write_config8(dev, PIRQE_ROUT, config->pirqe_routing);
104 pci_write_config8(dev, PIRQF_ROUT, config->pirqf_routing);
105 pci_write_config8(dev, PIRQG_ROUT, config->pirqg_routing);
106 pci_write_config8(dev, PIRQH_ROUT, config->pirqh_routing);
107
108 /* Eric Biederman once said we should let the OS do this.
109 * I am not so sure anymore he was right.
110 */
111
Elyes HAOUASba28e8d2016-08-31 19:22:16 +0200112 for (irq_dev = all_devices; irq_dev; irq_dev = irq_dev->next) {
Arthur Heymans3f111b02017-03-09 12:02:52 +0100113 u8 int_pin = 0, int_line = 0;
Stefan Reinauer54309d62009-01-20 22:53:10 +0000114
115 if (!irq_dev->enabled || irq_dev->path.type != DEVICE_PATH_PCI)
116 continue;
117
118 int_pin = pci_read_config8(irq_dev, PCI_INTERRUPT_PIN);
119
120 switch (int_pin) {
Arthur Heymans3f111b02017-03-09 12:02:52 +0100121 case 1:
122 /* INTA# */ int_line = config->pirqa_routing; break;
123 case 2:
124 /* INTB# */ int_line = config->pirqb_routing; break;
125 case 3:
126 /* INTC# */ int_line = config->pirqc_routing; break;
127 case 4:
128 /* INTD# */ int_line = config->pirqd_routing; break;
Stefan Reinauer54309d62009-01-20 22:53:10 +0000129 }
130
131 if (!int_line)
132 continue;
133
134 pci_write_config8(irq_dev, PCI_INTERRUPT_LINE, int_line);
135 }
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000136}
137
Elyes HAOUAS99667032018-05-13 12:47:28 +0200138static void i82801gx_gpi_routing(struct device *dev)
Stefan Reinauera8e11682009-03-11 14:54:18 +0000139{
140 /* Get the chip configuration */
141 config_t *config = dev->chip_info;
142 u32 reg32 = 0;
143
144 /* An array would be much nicer here, or some
145 * other method of doing this.
146 */
147 reg32 |= (config->gpi0_routing & 0x03) << 0;
148 reg32 |= (config->gpi1_routing & 0x03) << 2;
149 reg32 |= (config->gpi2_routing & 0x03) << 4;
150 reg32 |= (config->gpi3_routing & 0x03) << 6;
151 reg32 |= (config->gpi4_routing & 0x03) << 8;
152 reg32 |= (config->gpi5_routing & 0x03) << 10;
153 reg32 |= (config->gpi6_routing & 0x03) << 12;
154 reg32 |= (config->gpi7_routing & 0x03) << 14;
155 reg32 |= (config->gpi8_routing & 0x03) << 16;
156 reg32 |= (config->gpi9_routing & 0x03) << 18;
157 reg32 |= (config->gpi10_routing & 0x03) << 20;
158 reg32 |= (config->gpi11_routing & 0x03) << 22;
159 reg32 |= (config->gpi12_routing & 0x03) << 24;
160 reg32 |= (config->gpi13_routing & 0x03) << 26;
161 reg32 |= (config->gpi14_routing & 0x03) << 28;
162 reg32 |= (config->gpi15_routing & 0x03) << 30;
163
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200164 pci_write_config32(dev, GPIO_ROUT, reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000165}
166
Elyes HAOUAS99667032018-05-13 12:47:28 +0200167static void i82801gx_power_options(struct device *dev)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000168{
169 u8 reg8;
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000170 u16 reg16, pmbase;
171 u32 reg32;
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000172 const char *state;
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000173 /* Get the chip configuration */
174 config_t *config = dev->chip_info;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000175
Arthur Heymans3f111b02017-03-09 12:02:52 +0100176 int pwr_on = CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL;
Luc Verhaegena9c5ea02009-06-03 14:19:33 +0000177 int nmi_option;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000178
179 /* Which state do we want to goto after g3 (power restored)?
180 * 0 == S0 Full On
181 * 1 == S5 Soft Off
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000182 *
183 * If the option is not existent (Laptops), use MAINBOARD_POWER_ON.
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000184 */
Varad Gautam06ef0462015-03-11 09:54:41 +0530185 pwr_on = MAINBOARD_POWER_ON;
186 get_option(&pwr_on, "power_on_after_fail");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000187
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000188 reg8 = pci_read_config8(dev, GEN_PMCON_3);
189 reg8 &= 0xfe;
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000190 switch (pwr_on) {
191 case MAINBOARD_POWER_OFF:
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000192 reg8 |= 1;
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000193 state = "off";
194 break;
195 case MAINBOARD_POWER_ON:
196 reg8 &= ~1;
197 state = "on";
198 break;
199 case MAINBOARD_POWER_KEEP:
200 reg8 &= ~1;
201 state = "state keep";
202 break;
203 default:
204 state = "undefined";
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000205 }
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000206
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000207 reg8 |= (3 << 4); /* avoid #S4 assertions */
Martin Roth2ed0aa22016-01-05 20:58:58 -0700208 reg8 &= ~(1 << 3); /* minimum assertion is 1 to 2 RTCCLK */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000209
210 pci_write_config8(dev, GEN_PMCON_3, reg8);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000211 printk(BIOS_INFO, "Set power %s after power failure.\n", state);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000212
213 /* Set up NMI on errors. */
214 reg8 = inb(0x61);
215 reg8 &= 0x0f; /* Higher Nibble must be 0 */
216 reg8 &= ~(1 << 3); /* IOCHK# NMI Enable */
217 // reg8 &= ~(1 << 2); /* PCI SERR# Enable */
218 reg8 |= (1 << 2); /* PCI SERR# Disable for now */
219 outb(reg8, 0x61);
220
221 reg8 = inb(0x70);
222 nmi_option = NMI_OFF;
Luc Verhaegena9c5ea02009-06-03 14:19:33 +0000223 get_option(&nmi_option, "nmi");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000224 if (nmi_option) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000225 printk(BIOS_INFO, "NMI sources enabled.\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000226 reg8 &= ~(1 << 7); /* Set NMI. */
227 } else {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000228 printk(BIOS_INFO, "NMI sources disabled.\n");
Arthur Heymans3f111b02017-03-09 12:02:52 +0100229 reg8 |= (1 << 7); /* Can't mask NMI from PCI-E and NMI_NOW */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000230 }
231 outb(reg8, 0x70);
232
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000233 /* Enable CPU_SLP# and Intel Speedstep, set SMI# rate down */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000234 reg16 = pci_read_config16(dev, GEN_PMCON_1);
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000235 reg16 &= ~(3 << 0); // SMI# rate 1 minute
236 reg16 |= (1 << 2); // CLKRUN_EN - Mobile/Ultra only
237 reg16 |= (1 << 3); // Speedstep Enable - Mobile/Ultra only
238 reg16 |= (1 << 5); // CPUSLP_EN Desktop only
Sven Schnelle906f9ae2011-10-23 16:35:01 +0200239
240 if (config->c4onc3_enable)
241 reg16 |= (1 << 7);
242
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000243 // another laptop wants this?
244 // reg16 &= ~(1 << 10); // BIOS_PCI_EXP_EN - Desktop/Mobile only
245 reg16 |= (1 << 10); // BIOS_PCI_EXP_EN - Desktop/Mobile only
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000246#if DEBUG_PERIODIC_SMIS
247 /* Set DEBUG_PERIODIC_SMIS in i82801gx.h to debug using
248 * periodic SMIs.
249 */
250 reg16 |= (3 << 0); // Periodic SMI every 8s
251#endif
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000252 pci_write_config16(dev, GEN_PMCON_1, reg16);
253
Stefan Reinauera8e11682009-03-11 14:54:18 +0000254 // Set the board's GPI routing.
255 i82801gx_gpi_routing(dev);
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000256
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000257 pmbase = pci_read_config16(dev, 0x40) & 0xfffe;
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000258
259 outl(config->gpe0_en, pmbase + GPE0_EN);
260 outw(config->alt_gp_smi_en, pmbase + ALT_GP_SMI_EN);
261
262 /* Set up power management block and determine sleep mode */
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000263 reg32 = inl(pmbase + 0x04); // PM1_CNT
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000264
265 reg32 &= ~(7 << 10); // SLP_TYP
266 reg32 |= (1 << 1); // enable C3->C0 transition on bus master
267 reg32 |= (1 << 0); // SCI_EN
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000268 outl(reg32, pmbase + 0x04);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000269}
270
Elyes HAOUAS99667032018-05-13 12:47:28 +0200271static void i82801gx_configure_cstates(struct device *dev)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000272{
273 u8 reg8;
Stefan Reinauer109ab312009-08-12 16:08:05 +0000274
Stefan Reinauera8e11682009-03-11 14:54:18 +0000275 reg8 = pci_read_config8(dev, 0xa9); // Cx state configuration
276 reg8 |= (1 << 4) | (1 << 3) | (1 << 2); // Enable Popup & Popdown
277 pci_write_config8(dev, 0xa9, reg8);
278
279 // Set Deeper Sleep configuration to recommended values
280 reg8 = pci_read_config8(dev, 0xaa);
281 reg8 &= 0xf0;
282 reg8 |= (2 << 2); // Deeper Sleep to Stop CPU: 34-40us
283 reg8 |= (2 << 0); // Deeper Sleep to Sleep: 15us
284 pci_write_config8(dev, 0xaa, reg8);
285}
286
287static void i82801gx_rtc_init(struct device *dev)
288{
289 u8 reg8;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000290 int rtc_failed;
291
292 reg8 = pci_read_config8(dev, GEN_PMCON_3);
293 rtc_failed = reg8 & RTC_BATTERY_DEAD;
294 if (rtc_failed) {
295 reg8 &= ~RTC_BATTERY_DEAD;
296 pci_write_config8(dev, GEN_PMCON_3, reg8);
297 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000298 printk(BIOS_DEBUG, "rtc_failed = 0x%x\n", rtc_failed);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000299
Gabe Blackb3f08c62014-04-30 17:12:25 -0700300 cmos_init(rtc_failed);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000301}
302
Stefan Reinauera8e11682009-03-11 14:54:18 +0000303static void enable_hpet(void)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000304{
Stefan Reinauera8e11682009-03-11 14:54:18 +0000305 u32 reg32;
Stefan Reinauer109ab312009-08-12 16:08:05 +0000306
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000307 /* Move HPET to default address 0xfed00000 and enable it */
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000308 reg32 = RCBA32(HPTC);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000309 reg32 |= (1 << 7); // HPET Address Enable
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000310 reg32 &= ~(3 << 0);
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000311 RCBA32(HPTC) = reg32;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000312}
313
Stefan Reinauera8e11682009-03-11 14:54:18 +0000314static void enable_clock_gating(void)
315{
316 u32 reg32;
Stefan Reinauer109ab312009-08-12 16:08:05 +0000317
Stefan Reinauera8e11682009-03-11 14:54:18 +0000318 /* Enable Clock Gating for most devices */
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000319 reg32 = RCBA32(CG);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000320 reg32 |= (1 << 31); // LPC clock gating
321 reg32 |= (1 << 30); // PATA clock gating
322 // SATA clock gating
323 reg32 |= (1 << 27) | (1 << 26) | (1 << 25) | (1 << 24);
324 reg32 |= (1 << 23); // AC97 clock gating
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000325 reg32 |= (1 << 19); // USB EHCI clock gating
Stefan Reinauera8e11682009-03-11 14:54:18 +0000326 reg32 |= (1 << 3) | (1 << 1); // DMI clock gating
327 reg32 |= (1 << 2); // PCIe clock gating;
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000328 reg32 &= ~(1 << 20); // No static clock gating for USB
Arthur Heymans3f111b02017-03-09 12:02:52 +0100329 reg32 &= ~((1 << 29) | (1 << 28)); // Disable UHCI clock gating
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000330 RCBA32(CG) = reg32;
Stefan Reinauera8e11682009-03-11 14:54:18 +0000331}
Stefan Reinauer269563a2009-01-19 21:20:22 +0000332
Martin Roth7a1a3ad2017-06-24 21:29:38 -0600333#if IS_ENABLED(CONFIG_HAVE_SMI_HANDLER)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000334static void i82801gx_lock_smm(struct device *dev)
335{
Stefan Reinauera8e11682009-03-11 14:54:18 +0000336#if TEST_SMM_FLASH_LOCKDOWN
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000337 u8 reg8;
Stefan Reinauera8e11682009-03-11 14:54:18 +0000338#endif
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000339
Kyösti Mälkkic3ed8862014-06-19 19:50:51 +0300340 if (!acpi_is_wakeup_s3()) {
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000341#if ENABLE_ACPI_MODE_IN_COREBOOT
Sven Schnellef4dc1a72011-06-05 11:33:41 +0200342 printk(BIOS_DEBUG, "Enabling ACPI via APMC:\n");
343 outb(APM_CNT_ACPI_ENABLE, APM_CNT); // Enable ACPI mode
344 printk(BIOS_DEBUG, "done.\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000345#else
Sven Schnellef4dc1a72011-06-05 11:33:41 +0200346 printk(BIOS_DEBUG, "Disabling ACPI via APMC:\n");
347 outb(APM_CNT_ACPI_DISABLE, APM_CNT); // Disable ACPI mode
348 printk(BIOS_DEBUG, "done.\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000349#endif
Sven Schnellee2618072011-06-05 11:39:12 +0200350 } else {
351 printk(BIOS_DEBUG, "S3 wakeup, enabling ACPI via APMC\n");
352 outb(APM_CNT_ACPI_ENABLE, APM_CNT);
353 }
Stefan Reinauer109ab312009-08-12 16:08:05 +0000354 /* Don't allow evil boot loaders, kernels, or
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000355 * userspace applications to deceive us:
356 */
357 smm_lock();
358
359#if TEST_SMM_FLASH_LOCKDOWN
360 /* Now try this: */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000361 printk(BIOS_DEBUG, "Locking BIOS to RO... ");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000362 reg8 = pci_read_config8(dev, 0xdc); /* BIOS_CNTL */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000363 printk(BIOS_DEBUG, " BLE: %s; BWE: %s\n", (reg8&2)?"on":"off",
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000364 (reg8&1)?"rw":"ro");
365 reg8 &= ~(1 << 0); /* clear BIOSWE */
366 pci_write_config8(dev, 0xdc, reg8);
367 reg8 |= (1 << 1); /* set BLE */
368 pci_write_config8(dev, 0xdc, reg8);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000369 printk(BIOS_DEBUG, "ok.\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000370 reg8 = pci_read_config8(dev, 0xdc); /* BIOS_CNTL */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000371 printk(BIOS_DEBUG, " BLE: %s; BWE: %s\n", (reg8&2)?"on":"off",
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000372 (reg8&1)?"rw":"ro");
373
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000374 printk(BIOS_DEBUG, "Writing:\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000375 *(volatile u8 *)0xfff00000 = 0x00;
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000376 printk(BIOS_DEBUG, "Testing:\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000377 reg8 |= (1 << 0); /* set BIOSWE */
378 pci_write_config8(dev, 0xdc, reg8);
379
380 reg8 = pci_read_config8(dev, 0xdc); /* BIOS_CNTL */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000381 printk(BIOS_DEBUG, " BLE: %s; BWE: %s\n", (reg8&2)?"on":"off",
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000382 (reg8&1)?"rw":"ro");
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000383 printk(BIOS_DEBUG, "Done.\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000384#endif
385}
Stefan Reinauer269563a2009-01-19 21:20:22 +0000386#endif
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000387
Stefan Reinauera8e11682009-03-11 14:54:18 +0000388#define SPIBASE 0x3020
389static void i82801gx_spi_init(void)
390{
391 u16 spicontrol;
392
393 spicontrol = RCBA16(SPIBASE + 2);
394 spicontrol &= ~(1 << 0); // SPI Access Request
395 RCBA16(SPIBASE + 2) = spicontrol;
396}
397
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000398static void i82801gx_fixups(struct device *dev)
Stefan Reinauera8e11682009-03-11 14:54:18 +0000399{
400 /* This needs to happen after PCI enumeration */
401 RCBA32(0x1d40) |= 1;
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000402
403 /* USB Transient Disconnect Detect:
404 * Prevent a SE0 condition on the USB ports from being
405 * interpreted by the UHCI controller as a disconnect
406 */
407 pci_write_config8(dev, 0xad, 0x3);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000408}
409
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000410static void lpc_init(struct device *dev)
411{
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000412 printk(BIOS_DEBUG, "i82801gx: lpc_init\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000413
414 /* Set the value for PCI command register. */
415 pci_write_config16(dev, PCI_COMMAND, 0x000f);
416
417 /* IO APIC initialization. */
Paul Menzelddddf152013-04-23 14:40:23 +0200418 i82801gx_enable_ioapic(dev);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000419
420 i82801gx_enable_serial_irqs(dev);
421
422 /* Setup the PIRQ. */
423 i82801gx_pirq_init(dev);
424
425 /* Setup power options. */
426 i82801gx_power_options(dev);
427
Stefan Reinauera8e11682009-03-11 14:54:18 +0000428 /* Configure Cx state registers */
429 i82801gx_configure_cstates(dev);
430
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000431 /* Set the state of the GPIO lines. */
432 //gpio_init(dev);
433
434 /* Initialize the real time clock. */
435 i82801gx_rtc_init(dev);
436
437 /* Initialize ISA DMA. */
438 isa_dma_init();
439
440 /* Initialize the High Precision Event Timers, if present. */
Stefan Reinauera8e11682009-03-11 14:54:18 +0000441 enable_hpet();
442
443 /* Initialize Clock Gating */
444 enable_clock_gating();
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000445
446 setup_i8259();
447
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000448 /* The OS should do this? */
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000449 /* Interrupt 9 should be level triggered (SCI) */
450 i8259_configure_irq_trigger(9, 1);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000451
Martin Roth7a1a3ad2017-06-24 21:29:38 -0600452#if IS_ENABLED(CONFIG_HAVE_SMI_HANDLER)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000453 i82801gx_lock_smm(dev);
Stefan Reinauer269563a2009-01-19 21:20:22 +0000454#endif
Stefan Reinauera8e11682009-03-11 14:54:18 +0000455
456 i82801gx_spi_init();
457
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000458 i82801gx_fixups(dev);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000459}
460
Vladimir Serbinenkod5d94ea2014-10-18 02:13:11 +0200461unsigned long acpi_fill_madt(unsigned long current)
462{
463 /* Local APICs */
464 current = acpi_create_madt_lapics(current);
465
466 /* IOAPIC */
467 current += acpi_create_madt_ioapic((acpi_madt_ioapic_t *) current,
468 2, IO_APIC_ADDR, 0);
469
470 /* LAPIC_NMI */
471 current += acpi_create_madt_lapic_nmi((acpi_madt_lapic_nmi_t *)
472 current, 0,
473 MP_IRQ_POLARITY_HIGH |
474 MP_IRQ_TRIGGER_EDGE, 0x01);
475 current += acpi_create_madt_lapic_nmi((acpi_madt_lapic_nmi_t *)
476 current, 1, MP_IRQ_POLARITY_HIGH |
477 MP_IRQ_TRIGGER_EDGE, 0x01);
478
479 /* INT_SRC_OVR */
480 current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)
481 current, 0, 0, 2, MP_IRQ_POLARITY_HIGH | MP_IRQ_TRIGGER_EDGE);
482 current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)
483 current, 0, 9, 9, MP_IRQ_POLARITY_HIGH | MP_IRQ_TRIGGER_LEVEL);
484
485
486 return current;
487}
488
Arthur Heymans3f111b02017-03-09 12:02:52 +0100489void acpi_fill_fadt(acpi_fadt_t *fadt)
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200490{
Elyes HAOUAS99667032018-05-13 12:47:28 +0200491 struct device *dev = dev_find_slot(0, PCI_DEVFN(0x1f, 0));
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200492 config_t *chip = dev->chip_info;
493 u16 pmbase = pci_read_config16(dev, 0x40) & 0xfffe;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200494
495 fadt->pm1a_evt_blk = pmbase;
496 fadt->pm1b_evt_blk = 0x0;
497 fadt->pm1a_cnt_blk = pmbase + 0x4;
498 fadt->pm1b_cnt_blk = 0x0;
499 fadt->pm2_cnt_blk = pmbase + 0x20;
500 fadt->pm_tmr_blk = pmbase + 0x8;
501 fadt->gpe0_blk = pmbase + 0x28;
502 fadt->gpe1_blk = 0;
503
504 fadt->pm1_evt_len = 4;
505 fadt->pm1_cnt_len = 2;
506 fadt->pm2_cnt_len = 1;
507 fadt->pm_tmr_len = 4;
508 fadt->gpe0_blk_len = 8;
509 fadt->gpe1_blk_len = 0;
510 fadt->gpe1_base = 0;
511
512 fadt->reset_reg.space_id = 1;
513 fadt->reset_reg.bit_width = 8;
514 fadt->reset_reg.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200515 fadt->reset_reg.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200516 fadt->reset_reg.addrl = 0xcf9;
517 fadt->reset_reg.addrh = 0;
518
519 fadt->reset_value = 6;
520
521 fadt->x_pm1a_evt_blk.space_id = 1;
522 fadt->x_pm1a_evt_blk.bit_width = 32;
523 fadt->x_pm1a_evt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200524 fadt->x_pm1a_evt_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200525 fadt->x_pm1a_evt_blk.addrl = pmbase;
526 fadt->x_pm1a_evt_blk.addrh = 0x0;
527
528 fadt->x_pm1b_evt_blk.space_id = 0;
529 fadt->x_pm1b_evt_blk.bit_width = 0;
530 fadt->x_pm1b_evt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200531 fadt->x_pm1b_evt_blk.access_size = 0;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200532 fadt->x_pm1b_evt_blk.addrl = 0x0;
533 fadt->x_pm1b_evt_blk.addrh = 0x0;
534
535 fadt->x_pm1a_cnt_blk.space_id = 1;
536 fadt->x_pm1a_cnt_blk.bit_width = 16;
537 fadt->x_pm1a_cnt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200538 fadt->x_pm1a_cnt_blk.access_size = ACPI_ACCESS_SIZE_WORD_ACCESS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200539 fadt->x_pm1a_cnt_blk.addrl = pmbase + 0x4;
540 fadt->x_pm1a_cnt_blk.addrh = 0x0;
541
542 fadt->x_pm1b_cnt_blk.space_id = 0;
543 fadt->x_pm1b_cnt_blk.bit_width = 0;
544 fadt->x_pm1b_cnt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200545 fadt->x_pm1b_cnt_blk.access_size = 0;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200546 fadt->x_pm1b_cnt_blk.addrl = 0x0;
547 fadt->x_pm1b_cnt_blk.addrh = 0x0;
548
549 fadt->x_pm2_cnt_blk.space_id = 1;
550 fadt->x_pm2_cnt_blk.bit_width = 8;
551 fadt->x_pm2_cnt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200552 fadt->x_pm2_cnt_blk.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200553 fadt->x_pm2_cnt_blk.addrl = pmbase + 0x20;
554 fadt->x_pm2_cnt_blk.addrh = 0x0;
555
556 fadt->x_pm_tmr_blk.space_id = 1;
557 fadt->x_pm_tmr_blk.bit_width = 32;
558 fadt->x_pm_tmr_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200559 fadt->x_pm_tmr_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200560 fadt->x_pm_tmr_blk.addrl = pmbase + 0x8;
561 fadt->x_pm_tmr_blk.addrh = 0x0;
562
563 fadt->x_gpe0_blk.space_id = 1;
564 fadt->x_gpe0_blk.bit_width = 64;
565 fadt->x_gpe0_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200566 fadt->x_gpe0_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200567 fadt->x_gpe0_blk.addrl = pmbase + 0x28;
568 fadt->x_gpe0_blk.addrh = 0x0;
569
570 fadt->x_gpe1_blk.space_id = 0;
571 fadt->x_gpe1_blk.bit_width = 0;
572 fadt->x_gpe1_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200573 fadt->x_gpe1_blk.access_size = 0;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200574 fadt->x_gpe1_blk.addrl = 0x0;
575 fadt->x_gpe1_blk.addrh = 0x0;
576 fadt->day_alrm = 0xd;
577 fadt->mon_alrm = 0x00;
578 fadt->century = 0x32;
579
580 fadt->model = 1;
581 fadt->sci_int = 0x9;
582 fadt->smi_cmd = APM_CNT;
583 fadt->acpi_enable = APM_CNT_ACPI_ENABLE;
584 fadt->acpi_disable = APM_CNT_ACPI_DISABLE;
585 fadt->s4bios_req = 0x0;
586 fadt->pstate_cnt = APM_CNT_PST_CONTROL;
587
588 fadt->cst_cnt = APM_CNT_CST_CONTROL;
589 fadt->p_lvl2_lat = 1;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200590 fadt->p_lvl3_lat = chip->c3_latency;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200591 fadt->flush_size = 0;
592 fadt->flush_stride = 0;
593 fadt->duty_offset = 1;
Arthur Heymans3f111b02017-03-09 12:02:52 +0100594 if (chip->p_cnt_throttling_supported)
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200595 fadt->duty_width = 3;
Arthur Heymans3f111b02017-03-09 12:02:52 +0100596 else
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200597 fadt->duty_width = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200598 fadt->iapc_boot_arch = 0x03;
599 fadt->flags = (ACPI_FADT_WBINVD | ACPI_FADT_C1_SUPPORTED
600 | ACPI_FADT_SLEEP_BUTTON | ACPI_FADT_S4_RTC_WAKE
601 | ACPI_FADT_PLATFORM_CLOCK | ACPI_FADT_RESET_REGISTER
602 | ACPI_FADT_C2_MP_SUPPORTED);
Arthur Heymans3f111b02017-03-09 12:02:52 +0100603 if (chip->docking_supported)
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200604 fadt->flags |= ACPI_FADT_DOCKING_SUPPORTED;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200605}
606
Elyes HAOUAS99667032018-05-13 12:47:28 +0200607static void i82801gx_lpc_read_resources(struct device *dev)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000608{
609 struct resource *res;
Vladimir Serbinenkof119f082014-11-24 21:05:56 +0100610 u8 io_index = 0;
611 int i;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000612
613 /* Get the normal PCI resources of this device. */
614 pci_dev_read_resources(dev);
615
616 /* Add an extra subtractive resource for both memory and I/O. */
Vladimir Serbinenkof119f082014-11-24 21:05:56 +0100617 res = new_resource(dev, IOINDEX_SUBTRACTIVE(io_index++, 0));
Myles Watson29cc9ed2009-07-02 18:56:24 +0000618 res->base = 0;
619 res->size = 0x1000;
620 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
621 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000622
Vladimir Serbinenkof119f082014-11-24 21:05:56 +0100623 res = new_resource(dev, IOINDEX_SUBTRACTIVE(io_index++, 0));
Myles Watson29cc9ed2009-07-02 18:56:24 +0000624 res->base = 0xff800000;
625 res->size = 0x00800000; /* 8 MB for flash */
626 res->flags = IORESOURCE_MEM | IORESOURCE_SUBTRACTIVE |
627 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
628
629 res = new_resource(dev, 3); /* IOAPIC */
Uwe Hermann74d1a6e2010-10-12 17:34:08 +0000630 res->base = IO_APIC_ADDR;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000631 res->size = 0x00001000;
632 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Vladimir Serbinenkof119f082014-11-24 21:05:56 +0100633
634 /* Set IO decode ranges if required.*/
635 for (i = 0; i < 4; i++) {
636 u32 gen_dec;
637 gen_dec = pci_read_config32(dev, 0x84 + 4 * i);
638
639 if ((gen_dec & 0xFFFC) > 0x1000) {
640 res = new_resource(dev, IOINDEX_SUBTRACTIVE(io_index++, 0));
641 res->base = gen_dec & 0xFFFC;
642 res->size = (gen_dec >> 16) & 0xFC;
643 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
644 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
645 }
646 }
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000647}
648
Arthur Heymans36646472018-01-22 14:42:18 +0100649#define SPIBAR16(x) RCBA16(0x3020 + x)
650#define SPIBAR32(x) RCBA32(0x3020 + x)
651
652static void lpc_final(struct device *dev)
653{
654 u16 tco1_cnt;
655
656 if (!IS_ENABLED(CONFIG_INTEL_CHIPSET_LOCKDOWN))
657 return;
658
659 SPIBAR16(PREOP) = SPI_OPPREFIX;
660 /* Set SPI opcode menu */
661 SPIBAR16(OPTYPE) = SPI_OPTYPE;
662 SPIBAR32(OPMENU) = SPI_OPMENU_LOWER;
663 SPIBAR32(OPMENU + 4) = SPI_OPMENU_UPPER;
664
665 /* Lock SPIBAR */
666 SPIBAR16(0) = SPIBAR16(0) | (1 << 15);
667
668 /* BIOS Interface Lockdown */
669 RCBA32(0x3410) |= 1 << 0;
670
671 /* Global SMI Lock */
672 pci_or_config16(dev, GEN_PMCON_1, 1 << 4);
673
674 /* TCO_Lock */
675 tco1_cnt = inw(DEFAULT_PMBASE + 0x60 + TCO1_CNT);
676 tco1_cnt |= (1 << 12); /* TCO lock */
677 outw(tco1_cnt, DEFAULT_PMBASE + 0x60 + TCO1_CNT);
678
679 /* Indicate finalize step with post code */
680 outb(POST_OS_BOOT, 0x80);
681}
682
Elyes HAOUAS99667032018-05-13 12:47:28 +0200683static void set_subsystem(struct device *dev, unsigned int vendor,
684 unsigned int device)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000685{
Stefan Reinauera8e11682009-03-11 14:54:18 +0000686 if (!vendor || !device) {
687 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
688 pci_read_config32(dev, PCI_VENDOR_ID));
689 } else {
690 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
691 ((device & 0xffff) << 16) | (vendor & 0xffff));
692 }
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000693}
694
Elyes HAOUAS99667032018-05-13 12:47:28 +0200695static void southbridge_inject_dsdt(struct device *dev)
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200696{
Arthur Heymans3f111b02017-03-09 12:02:52 +0100697 global_nvs_t *gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(*gnvs));
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200698
699 if (gnvs) {
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100700 const struct i915_gpu_controller_info *gfx = intel_gma_get_controller_info();
701
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200702 memset(gnvs, 0, sizeof(*gnvs));
Vladimir Serbinenko385743a2014-10-18 02:26:21 +0200703
704 gnvs->apic = 1;
705 gnvs->mpen = 1; /* Enable Multi Processing */
706
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200707 acpi_create_gnvs(gnvs);
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100708
709 gnvs->ndid = gfx->ndid;
710 memcpy(gnvs->did, gfx->did, sizeof(gnvs->did));
711
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200712 /* And tell SMI about it */
713 smm_setup_structures(gnvs, NULL, NULL);
714
715 /* Add it to SSDT. */
Vladimir Serbinenko1bad88e2014-11-04 21:20:56 +0100716 acpigen_write_scope("\\");
717 acpigen_write_name_dword("NVSA", (u32) gnvs);
718 acpigen_pop_len();
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200719 }
720}
721
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100722static const char *lpc_acpi_name(const struct device *dev)
723{
724 return "LPCB";
725}
726
727static void southbridge_fill_ssdt(device_t device)
728{
729 intel_acpi_gen_def_acpi_pirq(device);
730}
731
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000732static struct pci_operations pci_ops = {
733 .set_subsystem = set_subsystem,
734};
735
736static struct device_operations device_ops = {
737 .read_resources = i82801gx_lpc_read_resources,
738 .set_resources = pci_dev_set_resources,
Myles Watson7eac4452010-06-17 16:16:56 +0000739 .enable_resources = pci_dev_enable_resources,
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200740 .acpi_inject_dsdt_generator = southbridge_inject_dsdt,
741 .write_acpi_tables = acpi_write_hpet,
Arthur Heymansa8a9f342017-12-24 08:11:13 +0100742 .acpi_fill_ssdt_generator = southbridge_fill_ssdt,
743 .acpi_name = lpc_acpi_name,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000744 .init = lpc_init,
Kyösti Mälkkid0e212c2015-02-26 20:47:47 +0200745 .scan_bus = scan_lpc_bus,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000746 .enable = i82801gx_enable,
747 .ops_pci = &pci_ops,
Arthur Heymans36646472018-01-22 14:42:18 +0100748 .final = lpc_final,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000749};
750
Damien Zammitef33e032015-11-14 01:03:39 +1100751/* 27b0: 82801GH (ICH7 DH) */
752/* 27b8: 82801GB/GR (ICH7/ICH7R) */
753/* 27b9: 82801GBM/GU (ICH7-M/ICH7-U) */
754/* 27bc: 82NM10 (NM10) */
755/* 27bd: 82801GHM (ICH7-M DH) */
756
757static const unsigned short pci_device_ids[] = {
758 0x27b0, 0x27b8, 0x27b9, 0x27bc, 0x27bd, 0
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000759};
760
Damien Zammitef33e032015-11-14 01:03:39 +1100761static const struct pci_driver ich7_lpc __pci_driver = {
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000762 .ops = &device_ops,
763 .vendor = PCI_VENDOR_ID_INTEL,
Damien Zammitef33e032015-11-14 01:03:39 +1100764 .devices = pci_device_ids,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000765};