blob: e650d823aad798de4023fee5e362f3c0da631b3a [file] [log] [blame]
Stefan Reinauerdebb11f2008-10-29 04:46:52 +00001/*
2 * This file is part of the coreboot project.
3 *
Stefan Reinauer54309d62009-01-20 22:53:10 +00004 * Copyright (C) 2008-2009 coresystems GmbH
Stefan Reinauerdebb11f2008-10-29 04:46:52 +00005 *
Stefan Reinauera8e11682009-03-11 14:54:18 +00006 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; version 2 of
9 * the License.
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000010 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000015 */
16
17#include <console/console.h>
18#include <device/device.h>
19#include <device/pci.h>
20#include <device/pci_ids.h>
21#include <pc80/mc146818rtc.h>
22#include <pc80/isa-dma.h>
Stefan Reinauer54309d62009-01-20 22:53:10 +000023#include <pc80/i8259.h>
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000024#include <arch/io.h>
Uwe Hermann74d1a6e2010-10-12 17:34:08 +000025#include <arch/ioapic.h>
Stefan Reinauerab872542011-10-14 15:18:29 -070026#include <arch/acpi.h>
Stefan Reinauercadc5452010-12-18 23:29:37 +000027#include <cpu/cpu.h>
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000028#include "i82801gx.h"
Sven Schnellef4dc1a72011-06-05 11:33:41 +020029#include <cpu/x86/smm.h>
Vladimir Serbinenko0e646172014-08-31 00:27:05 +020030#include <arch/acpigen.h>
Vladimir Serbinenkod5d94ea2014-10-18 02:13:11 +020031#include <arch/smp/mpspec.h>
Vladimir Serbinenko0e646172014-08-31 00:27:05 +020032#include <cbmem.h>
33#include <string.h>
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +010034#include <drivers/intel/gma/i915.h>
Vladimir Serbinenko0e646172014-08-31 00:27:05 +020035#include "nvs.h"
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000036
Stefan Reinauer573f7d42009-07-21 21:50:34 +000037#define NMI_OFF 0
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000038
Stefan Reinauer573f7d42009-07-21 21:50:34 +000039#define ENABLE_ACPI_MODE_IN_COREBOOT 0
40#define TEST_SMM_FLASH_LOCKDOWN 0
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000041
Stefan Reinauer54309d62009-01-20 22:53:10 +000042typedef struct southbridge_intel_i82801gx_config config_t;
43
Paul Menzelddddf152013-04-23 14:40:23 +020044/**
Martin Roth2ed0aa22016-01-05 20:58:58 -070045 * Set miscellaneous static southbridge features.
Paul Menzelddddf152013-04-23 14:40:23 +020046 *
47 * @param dev PCI device with I/O APIC control registers
48 */
49static void i82801gx_enable_ioapic(struct device *dev)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000050{
Paul Menzelddddf152013-04-23 14:40:23 +020051 /* Enable ACPI I/O range decode */
Kyösti Mälkki1cca3402013-02-26 19:21:39 +020052 pci_write_config8(dev, ACPI_CNTL, ACPI_EN);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000053
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080054 set_ioapic_id(VIO_APIC_VADDR, 0x02);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000055
Paul Menzelddddf152013-04-23 14:40:23 +020056 /*
57 * Select Boot Configuration register (0x03) and
58 * use Processor System Bus (0x01) to deliver interrupts.
59 */
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -080060 io_apic_write(VIO_APIC_VADDR, 0x03, 0x01);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000061}
62
63static void i82801gx_enable_serial_irqs(struct device *dev)
64{
65 /* Set packet length and toggle silent mode bit for one frame. */
66 pci_write_config8(dev, SERIRQ_CNTL,
67 (1 << 7) | (1 << 6) | ((21 - 17) << 2) | (0 << 0));
68}
69
Stefan Reinauer573f7d42009-07-21 21:50:34 +000070/* PIRQ[n]_ROUT[3:0] - PIRQ Routing Control
71 * 0x00 - 0000 = Reserved
72 * 0x01 - 0001 = Reserved
73 * 0x02 - 0010 = Reserved
74 * 0x03 - 0011 = IRQ3
75 * 0x04 - 0100 = IRQ4
76 * 0x05 - 0101 = IRQ5
77 * 0x06 - 0110 = IRQ6
78 * 0x07 - 0111 = IRQ7
79 * 0x08 - 1000 = Reserved
80 * 0x09 - 1001 = IRQ9
81 * 0x0A - 1010 = IRQ10
82 * 0x0B - 1011 = IRQ11
83 * 0x0C - 1100 = IRQ12
84 * 0x0D - 1101 = Reserved
85 * 0x0E - 1110 = IRQ14
86 * 0x0F - 1111 = IRQ15
87 * PIRQ[n]_ROUT[7] - PIRQ Routing Control
88 * 0x80 - The PIRQ is not routed.
89 */
90
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000091static void i82801gx_pirq_init(device_t dev)
92{
Stefan Reinauer54309d62009-01-20 22:53:10 +000093 device_t irq_dev;
94 /* Get the chip configuration */
95 config_t *config = dev->chip_info;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000096
Stefan Reinauer54309d62009-01-20 22:53:10 +000097 pci_write_config8(dev, PIRQA_ROUT, config->pirqa_routing);
98 pci_write_config8(dev, PIRQB_ROUT, config->pirqb_routing);
99 pci_write_config8(dev, PIRQC_ROUT, config->pirqc_routing);
100 pci_write_config8(dev, PIRQD_ROUT, config->pirqd_routing);
101
102 pci_write_config8(dev, PIRQE_ROUT, config->pirqe_routing);
103 pci_write_config8(dev, PIRQF_ROUT, config->pirqf_routing);
104 pci_write_config8(dev, PIRQG_ROUT, config->pirqg_routing);
105 pci_write_config8(dev, PIRQH_ROUT, config->pirqh_routing);
106
107 /* Eric Biederman once said we should let the OS do this.
108 * I am not so sure anymore he was right.
109 */
110
Elyes HAOUASba28e8d2016-08-31 19:22:16 +0200111 for (irq_dev = all_devices; irq_dev; irq_dev = irq_dev->next) {
Arthur Heymans3f111b02017-03-09 12:02:52 +0100112 u8 int_pin = 0, int_line = 0;
Stefan Reinauer54309d62009-01-20 22:53:10 +0000113
114 if (!irq_dev->enabled || irq_dev->path.type != DEVICE_PATH_PCI)
115 continue;
116
117 int_pin = pci_read_config8(irq_dev, PCI_INTERRUPT_PIN);
118
119 switch (int_pin) {
Arthur Heymans3f111b02017-03-09 12:02:52 +0100120 case 1:
121 /* INTA# */ int_line = config->pirqa_routing; break;
122 case 2:
123 /* INTB# */ int_line = config->pirqb_routing; break;
124 case 3:
125 /* INTC# */ int_line = config->pirqc_routing; break;
126 case 4:
127 /* INTD# */ int_line = config->pirqd_routing; break;
Stefan Reinauer54309d62009-01-20 22:53:10 +0000128 }
129
130 if (!int_line)
131 continue;
132
133 pci_write_config8(irq_dev, PCI_INTERRUPT_LINE, int_line);
134 }
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000135}
136
Stefan Reinauera8e11682009-03-11 14:54:18 +0000137static void i82801gx_gpi_routing(device_t dev)
138{
139 /* Get the chip configuration */
140 config_t *config = dev->chip_info;
141 u32 reg32 = 0;
142
143 /* An array would be much nicer here, or some
144 * other method of doing this.
145 */
146 reg32 |= (config->gpi0_routing & 0x03) << 0;
147 reg32 |= (config->gpi1_routing & 0x03) << 2;
148 reg32 |= (config->gpi2_routing & 0x03) << 4;
149 reg32 |= (config->gpi3_routing & 0x03) << 6;
150 reg32 |= (config->gpi4_routing & 0x03) << 8;
151 reg32 |= (config->gpi5_routing & 0x03) << 10;
152 reg32 |= (config->gpi6_routing & 0x03) << 12;
153 reg32 |= (config->gpi7_routing & 0x03) << 14;
154 reg32 |= (config->gpi8_routing & 0x03) << 16;
155 reg32 |= (config->gpi9_routing & 0x03) << 18;
156 reg32 |= (config->gpi10_routing & 0x03) << 20;
157 reg32 |= (config->gpi11_routing & 0x03) << 22;
158 reg32 |= (config->gpi12_routing & 0x03) << 24;
159 reg32 |= (config->gpi13_routing & 0x03) << 26;
160 reg32 |= (config->gpi14_routing & 0x03) << 28;
161 reg32 |= (config->gpi15_routing & 0x03) << 30;
162
Kyösti Mälkkib85a87b2014-12-29 11:32:27 +0200163 pci_write_config32(dev, GPIO_ROUT, reg32);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000164}
165
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000166static void i82801gx_power_options(device_t dev)
167{
168 u8 reg8;
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000169 u16 reg16, pmbase;
170 u32 reg32;
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000171 const char *state;
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000172 /* Get the chip configuration */
173 config_t *config = dev->chip_info;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000174
Arthur Heymans3f111b02017-03-09 12:02:52 +0100175 int pwr_on = CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL;
Luc Verhaegena9c5ea02009-06-03 14:19:33 +0000176 int nmi_option;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000177
178 /* Which state do we want to goto after g3 (power restored)?
179 * 0 == S0 Full On
180 * 1 == S5 Soft Off
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000181 *
182 * If the option is not existent (Laptops), use MAINBOARD_POWER_ON.
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000183 */
Varad Gautam06ef0462015-03-11 09:54:41 +0530184 pwr_on = MAINBOARD_POWER_ON;
185 get_option(&pwr_on, "power_on_after_fail");
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000186
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000187 reg8 = pci_read_config8(dev, GEN_PMCON_3);
188 reg8 &= 0xfe;
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000189 switch (pwr_on) {
190 case MAINBOARD_POWER_OFF:
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000191 reg8 |= 1;
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000192 state = "off";
193 break;
194 case MAINBOARD_POWER_ON:
195 reg8 &= ~1;
196 state = "on";
197 break;
198 case MAINBOARD_POWER_KEEP:
199 reg8 &= ~1;
200 state = "state keep";
201 break;
202 default:
203 state = "undefined";
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000204 }
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000205
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000206 reg8 |= (3 << 4); /* avoid #S4 assertions */
Martin Roth2ed0aa22016-01-05 20:58:58 -0700207 reg8 &= ~(1 << 3); /* minimum assertion is 1 to 2 RTCCLK */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000208
209 pci_write_config8(dev, GEN_PMCON_3, reg8);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000210 printk(BIOS_INFO, "Set power %s after power failure.\n", state);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000211
212 /* Set up NMI on errors. */
213 reg8 = inb(0x61);
214 reg8 &= 0x0f; /* Higher Nibble must be 0 */
215 reg8 &= ~(1 << 3); /* IOCHK# NMI Enable */
216 // reg8 &= ~(1 << 2); /* PCI SERR# Enable */
217 reg8 |= (1 << 2); /* PCI SERR# Disable for now */
218 outb(reg8, 0x61);
219
220 reg8 = inb(0x70);
221 nmi_option = NMI_OFF;
Luc Verhaegena9c5ea02009-06-03 14:19:33 +0000222 get_option(&nmi_option, "nmi");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000223 if (nmi_option) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000224 printk(BIOS_INFO, "NMI sources enabled.\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000225 reg8 &= ~(1 << 7); /* Set NMI. */
226 } else {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000227 printk(BIOS_INFO, "NMI sources disabled.\n");
Arthur Heymans3f111b02017-03-09 12:02:52 +0100228 reg8 |= (1 << 7); /* Can't mask NMI from PCI-E and NMI_NOW */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000229 }
230 outb(reg8, 0x70);
231
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000232 /* Enable CPU_SLP# and Intel Speedstep, set SMI# rate down */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000233 reg16 = pci_read_config16(dev, GEN_PMCON_1);
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000234 reg16 &= ~(3 << 0); // SMI# rate 1 minute
235 reg16 |= (1 << 2); // CLKRUN_EN - Mobile/Ultra only
236 reg16 |= (1 << 3); // Speedstep Enable - Mobile/Ultra only
237 reg16 |= (1 << 5); // CPUSLP_EN Desktop only
Sven Schnelle906f9ae2011-10-23 16:35:01 +0200238
239 if (config->c4onc3_enable)
240 reg16 |= (1 << 7);
241
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000242 // another laptop wants this?
243 // reg16 &= ~(1 << 10); // BIOS_PCI_EXP_EN - Desktop/Mobile only
244 reg16 |= (1 << 10); // BIOS_PCI_EXP_EN - Desktop/Mobile only
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000245#if DEBUG_PERIODIC_SMIS
246 /* Set DEBUG_PERIODIC_SMIS in i82801gx.h to debug using
247 * periodic SMIs.
248 */
249 reg16 |= (3 << 0); // Periodic SMI every 8s
250#endif
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000251 pci_write_config16(dev, GEN_PMCON_1, reg16);
252
Stefan Reinauera8e11682009-03-11 14:54:18 +0000253 // Set the board's GPI routing.
254 i82801gx_gpi_routing(dev);
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000255
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000256 pmbase = pci_read_config16(dev, 0x40) & 0xfffe;
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000257
258 outl(config->gpe0_en, pmbase + GPE0_EN);
259 outw(config->alt_gp_smi_en, pmbase + ALT_GP_SMI_EN);
260
261 /* Set up power management block and determine sleep mode */
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000262 reg32 = inl(pmbase + 0x04); // PM1_CNT
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000263
264 reg32 &= ~(7 << 10); // SLP_TYP
265 reg32 |= (1 << 1); // enable C3->C0 transition on bus master
266 reg32 |= (1 << 0); // SCI_EN
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000267 outl(reg32, pmbase + 0x04);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000268}
269
Stefan Reinauera8e11682009-03-11 14:54:18 +0000270static void i82801gx_configure_cstates(device_t dev)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000271{
272 u8 reg8;
Stefan Reinauer109ab312009-08-12 16:08:05 +0000273
Stefan Reinauera8e11682009-03-11 14:54:18 +0000274 reg8 = pci_read_config8(dev, 0xa9); // Cx state configuration
275 reg8 |= (1 << 4) | (1 << 3) | (1 << 2); // Enable Popup & Popdown
276 pci_write_config8(dev, 0xa9, reg8);
277
278 // Set Deeper Sleep configuration to recommended values
279 reg8 = pci_read_config8(dev, 0xaa);
280 reg8 &= 0xf0;
281 reg8 |= (2 << 2); // Deeper Sleep to Stop CPU: 34-40us
282 reg8 |= (2 << 0); // Deeper Sleep to Sleep: 15us
283 pci_write_config8(dev, 0xaa, reg8);
284}
285
286static void i82801gx_rtc_init(struct device *dev)
287{
288 u8 reg8;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000289 int rtc_failed;
290
291 reg8 = pci_read_config8(dev, GEN_PMCON_3);
292 rtc_failed = reg8 & RTC_BATTERY_DEAD;
293 if (rtc_failed) {
294 reg8 &= ~RTC_BATTERY_DEAD;
295 pci_write_config8(dev, GEN_PMCON_3, reg8);
296 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000297 printk(BIOS_DEBUG, "rtc_failed = 0x%x\n", rtc_failed);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000298
Gabe Blackb3f08c62014-04-30 17:12:25 -0700299 cmos_init(rtc_failed);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000300}
301
Stefan Reinauera8e11682009-03-11 14:54:18 +0000302static void enable_hpet(void)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000303{
Stefan Reinauera8e11682009-03-11 14:54:18 +0000304 u32 reg32;
Stefan Reinauer109ab312009-08-12 16:08:05 +0000305
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000306 /* Move HPET to default address 0xfed00000 and enable it */
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000307 reg32 = RCBA32(HPTC);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000308 reg32 |= (1 << 7); // HPET Address Enable
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000309 reg32 &= ~(3 << 0);
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000310 RCBA32(HPTC) = reg32;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000311}
312
Stefan Reinauera8e11682009-03-11 14:54:18 +0000313static void enable_clock_gating(void)
314{
315 u32 reg32;
Stefan Reinauer109ab312009-08-12 16:08:05 +0000316
Stefan Reinauera8e11682009-03-11 14:54:18 +0000317 /* Enable Clock Gating for most devices */
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000318 reg32 = RCBA32(CG);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000319 reg32 |= (1 << 31); // LPC clock gating
320 reg32 |= (1 << 30); // PATA clock gating
321 // SATA clock gating
322 reg32 |= (1 << 27) | (1 << 26) | (1 << 25) | (1 << 24);
323 reg32 |= (1 << 23); // AC97 clock gating
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000324 reg32 |= (1 << 19); // USB EHCI clock gating
Stefan Reinauera8e11682009-03-11 14:54:18 +0000325 reg32 |= (1 << 3) | (1 << 1); // DMI clock gating
326 reg32 |= (1 << 2); // PCIe clock gating;
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000327 reg32 &= ~(1 << 20); // No static clock gating for USB
Arthur Heymans3f111b02017-03-09 12:02:52 +0100328 reg32 &= ~((1 << 29) | (1 << 28)); // Disable UHCI clock gating
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000329 RCBA32(CG) = reg32;
Stefan Reinauera8e11682009-03-11 14:54:18 +0000330}
Stefan Reinauer269563a2009-01-19 21:20:22 +0000331
Stefan Reinauer08670622009-06-30 15:17:49 +0000332#if CONFIG_HAVE_SMI_HANDLER
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000333static void i82801gx_lock_smm(struct device *dev)
334{
Stefan Reinauera8e11682009-03-11 14:54:18 +0000335#if TEST_SMM_FLASH_LOCKDOWN
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000336 u8 reg8;
Stefan Reinauera8e11682009-03-11 14:54:18 +0000337#endif
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000338
Kyösti Mälkkic3ed8862014-06-19 19:50:51 +0300339 if (!acpi_is_wakeup_s3()) {
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000340#if ENABLE_ACPI_MODE_IN_COREBOOT
Sven Schnellef4dc1a72011-06-05 11:33:41 +0200341 printk(BIOS_DEBUG, "Enabling ACPI via APMC:\n");
342 outb(APM_CNT_ACPI_ENABLE, APM_CNT); // Enable ACPI mode
343 printk(BIOS_DEBUG, "done.\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000344#else
Sven Schnellef4dc1a72011-06-05 11:33:41 +0200345 printk(BIOS_DEBUG, "Disabling ACPI via APMC:\n");
346 outb(APM_CNT_ACPI_DISABLE, APM_CNT); // Disable ACPI mode
347 printk(BIOS_DEBUG, "done.\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000348#endif
Sven Schnellee2618072011-06-05 11:39:12 +0200349 } else {
350 printk(BIOS_DEBUG, "S3 wakeup, enabling ACPI via APMC\n");
351 outb(APM_CNT_ACPI_ENABLE, APM_CNT);
352 }
Stefan Reinauer109ab312009-08-12 16:08:05 +0000353 /* Don't allow evil boot loaders, kernels, or
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000354 * userspace applications to deceive us:
355 */
356 smm_lock();
357
358#if TEST_SMM_FLASH_LOCKDOWN
359 /* Now try this: */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000360 printk(BIOS_DEBUG, "Locking BIOS to RO... ");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000361 reg8 = pci_read_config8(dev, 0xdc); /* BIOS_CNTL */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000362 printk(BIOS_DEBUG, " BLE: %s; BWE: %s\n", (reg8&2)?"on":"off",
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000363 (reg8&1)?"rw":"ro");
364 reg8 &= ~(1 << 0); /* clear BIOSWE */
365 pci_write_config8(dev, 0xdc, reg8);
366 reg8 |= (1 << 1); /* set BLE */
367 pci_write_config8(dev, 0xdc, reg8);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000368 printk(BIOS_DEBUG, "ok.\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000369 reg8 = pci_read_config8(dev, 0xdc); /* BIOS_CNTL */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000370 printk(BIOS_DEBUG, " BLE: %s; BWE: %s\n", (reg8&2)?"on":"off",
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000371 (reg8&1)?"rw":"ro");
372
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000373 printk(BIOS_DEBUG, "Writing:\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000374 *(volatile u8 *)0xfff00000 = 0x00;
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000375 printk(BIOS_DEBUG, "Testing:\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000376 reg8 |= (1 << 0); /* set BIOSWE */
377 pci_write_config8(dev, 0xdc, reg8);
378
379 reg8 = pci_read_config8(dev, 0xdc); /* BIOS_CNTL */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000380 printk(BIOS_DEBUG, " BLE: %s; BWE: %s\n", (reg8&2)?"on":"off",
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000381 (reg8&1)?"rw":"ro");
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000382 printk(BIOS_DEBUG, "Done.\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000383#endif
384}
Stefan Reinauer269563a2009-01-19 21:20:22 +0000385#endif
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000386
Stefan Reinauera8e11682009-03-11 14:54:18 +0000387#define SPIBASE 0x3020
388static void i82801gx_spi_init(void)
389{
390 u16 spicontrol;
391
392 spicontrol = RCBA16(SPIBASE + 2);
393 spicontrol &= ~(1 << 0); // SPI Access Request
394 RCBA16(SPIBASE + 2) = spicontrol;
395}
396
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000397static void i82801gx_fixups(struct device *dev)
Stefan Reinauera8e11682009-03-11 14:54:18 +0000398{
399 /* This needs to happen after PCI enumeration */
400 RCBA32(0x1d40) |= 1;
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000401
402 /* USB Transient Disconnect Detect:
403 * Prevent a SE0 condition on the USB ports from being
404 * interpreted by the UHCI controller as a disconnect
405 */
406 pci_write_config8(dev, 0xad, 0x3);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000407}
408
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000409static void lpc_init(struct device *dev)
410{
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000411 printk(BIOS_DEBUG, "i82801gx: lpc_init\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000412
413 /* Set the value for PCI command register. */
414 pci_write_config16(dev, PCI_COMMAND, 0x000f);
415
416 /* IO APIC initialization. */
Paul Menzelddddf152013-04-23 14:40:23 +0200417 i82801gx_enable_ioapic(dev);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000418
419 i82801gx_enable_serial_irqs(dev);
420
421 /* Setup the PIRQ. */
422 i82801gx_pirq_init(dev);
423
424 /* Setup power options. */
425 i82801gx_power_options(dev);
426
Stefan Reinauera8e11682009-03-11 14:54:18 +0000427 /* Configure Cx state registers */
428 i82801gx_configure_cstates(dev);
429
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000430 /* Set the state of the GPIO lines. */
431 //gpio_init(dev);
432
433 /* Initialize the real time clock. */
434 i82801gx_rtc_init(dev);
435
436 /* Initialize ISA DMA. */
437 isa_dma_init();
438
439 /* Initialize the High Precision Event Timers, if present. */
Stefan Reinauera8e11682009-03-11 14:54:18 +0000440 enable_hpet();
441
442 /* Initialize Clock Gating */
443 enable_clock_gating();
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000444
445 setup_i8259();
446
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000447 /* The OS should do this? */
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000448 /* Interrupt 9 should be level triggered (SCI) */
449 i8259_configure_irq_trigger(9, 1);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000450
Stefan Reinauer08670622009-06-30 15:17:49 +0000451#if CONFIG_HAVE_SMI_HANDLER
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000452 i82801gx_lock_smm(dev);
Stefan Reinauer269563a2009-01-19 21:20:22 +0000453#endif
Stefan Reinauera8e11682009-03-11 14:54:18 +0000454
455 i82801gx_spi_init();
456
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000457 i82801gx_fixups(dev);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000458}
459
Vladimir Serbinenkod5d94ea2014-10-18 02:13:11 +0200460unsigned long acpi_fill_madt(unsigned long current)
461{
462 /* Local APICs */
463 current = acpi_create_madt_lapics(current);
464
465 /* IOAPIC */
466 current += acpi_create_madt_ioapic((acpi_madt_ioapic_t *) current,
467 2, IO_APIC_ADDR, 0);
468
469 /* LAPIC_NMI */
470 current += acpi_create_madt_lapic_nmi((acpi_madt_lapic_nmi_t *)
471 current, 0,
472 MP_IRQ_POLARITY_HIGH |
473 MP_IRQ_TRIGGER_EDGE, 0x01);
474 current += acpi_create_madt_lapic_nmi((acpi_madt_lapic_nmi_t *)
475 current, 1, MP_IRQ_POLARITY_HIGH |
476 MP_IRQ_TRIGGER_EDGE, 0x01);
477
478 /* INT_SRC_OVR */
479 current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)
480 current, 0, 0, 2, MP_IRQ_POLARITY_HIGH | MP_IRQ_TRIGGER_EDGE);
481 current += acpi_create_madt_irqoverride((acpi_madt_irqoverride_t *)
482 current, 0, 9, 9, MP_IRQ_POLARITY_HIGH | MP_IRQ_TRIGGER_LEVEL);
483
484
485 return current;
486}
487
Arthur Heymans3f111b02017-03-09 12:02:52 +0100488void acpi_fill_fadt(acpi_fadt_t *fadt)
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200489{
Arthur Heymans3f111b02017-03-09 12:02:52 +0100490 device_t dev = dev_find_slot(0, PCI_DEVFN(0x1f, 0));
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200491 config_t *chip = dev->chip_info;
492 u16 pmbase = pci_read_config16(dev, 0x40) & 0xfffe;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200493
494 fadt->pm1a_evt_blk = pmbase;
495 fadt->pm1b_evt_blk = 0x0;
496 fadt->pm1a_cnt_blk = pmbase + 0x4;
497 fadt->pm1b_cnt_blk = 0x0;
498 fadt->pm2_cnt_blk = pmbase + 0x20;
499 fadt->pm_tmr_blk = pmbase + 0x8;
500 fadt->gpe0_blk = pmbase + 0x28;
501 fadt->gpe1_blk = 0;
502
503 fadt->pm1_evt_len = 4;
504 fadt->pm1_cnt_len = 2;
505 fadt->pm2_cnt_len = 1;
506 fadt->pm_tmr_len = 4;
507 fadt->gpe0_blk_len = 8;
508 fadt->gpe1_blk_len = 0;
509 fadt->gpe1_base = 0;
510
511 fadt->reset_reg.space_id = 1;
512 fadt->reset_reg.bit_width = 8;
513 fadt->reset_reg.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200514 fadt->reset_reg.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200515 fadt->reset_reg.addrl = 0xcf9;
516 fadt->reset_reg.addrh = 0;
517
518 fadt->reset_value = 6;
519
520 fadt->x_pm1a_evt_blk.space_id = 1;
521 fadt->x_pm1a_evt_blk.bit_width = 32;
522 fadt->x_pm1a_evt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200523 fadt->x_pm1a_evt_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200524 fadt->x_pm1a_evt_blk.addrl = pmbase;
525 fadt->x_pm1a_evt_blk.addrh = 0x0;
526
527 fadt->x_pm1b_evt_blk.space_id = 0;
528 fadt->x_pm1b_evt_blk.bit_width = 0;
529 fadt->x_pm1b_evt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200530 fadt->x_pm1b_evt_blk.access_size = 0;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200531 fadt->x_pm1b_evt_blk.addrl = 0x0;
532 fadt->x_pm1b_evt_blk.addrh = 0x0;
533
534 fadt->x_pm1a_cnt_blk.space_id = 1;
535 fadt->x_pm1a_cnt_blk.bit_width = 16;
536 fadt->x_pm1a_cnt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200537 fadt->x_pm1a_cnt_blk.access_size = ACPI_ACCESS_SIZE_WORD_ACCESS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200538 fadt->x_pm1a_cnt_blk.addrl = pmbase + 0x4;
539 fadt->x_pm1a_cnt_blk.addrh = 0x0;
540
541 fadt->x_pm1b_cnt_blk.space_id = 0;
542 fadt->x_pm1b_cnt_blk.bit_width = 0;
543 fadt->x_pm1b_cnt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200544 fadt->x_pm1b_cnt_blk.access_size = 0;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200545 fadt->x_pm1b_cnt_blk.addrl = 0x0;
546 fadt->x_pm1b_cnt_blk.addrh = 0x0;
547
548 fadt->x_pm2_cnt_blk.space_id = 1;
549 fadt->x_pm2_cnt_blk.bit_width = 8;
550 fadt->x_pm2_cnt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200551 fadt->x_pm2_cnt_blk.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200552 fadt->x_pm2_cnt_blk.addrl = pmbase + 0x20;
553 fadt->x_pm2_cnt_blk.addrh = 0x0;
554
555 fadt->x_pm_tmr_blk.space_id = 1;
556 fadt->x_pm_tmr_blk.bit_width = 32;
557 fadt->x_pm_tmr_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200558 fadt->x_pm_tmr_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200559 fadt->x_pm_tmr_blk.addrl = pmbase + 0x8;
560 fadt->x_pm_tmr_blk.addrh = 0x0;
561
562 fadt->x_gpe0_blk.space_id = 1;
563 fadt->x_gpe0_blk.bit_width = 64;
564 fadt->x_gpe0_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200565 fadt->x_gpe0_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200566 fadt->x_gpe0_blk.addrl = pmbase + 0x28;
567 fadt->x_gpe0_blk.addrh = 0x0;
568
569 fadt->x_gpe1_blk.space_id = 0;
570 fadt->x_gpe1_blk.bit_width = 0;
571 fadt->x_gpe1_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200572 fadt->x_gpe1_blk.access_size = 0;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200573 fadt->x_gpe1_blk.addrl = 0x0;
574 fadt->x_gpe1_blk.addrh = 0x0;
575 fadt->day_alrm = 0xd;
576 fadt->mon_alrm = 0x00;
577 fadt->century = 0x32;
578
579 fadt->model = 1;
580 fadt->sci_int = 0x9;
581 fadt->smi_cmd = APM_CNT;
582 fadt->acpi_enable = APM_CNT_ACPI_ENABLE;
583 fadt->acpi_disable = APM_CNT_ACPI_DISABLE;
584 fadt->s4bios_req = 0x0;
585 fadt->pstate_cnt = APM_CNT_PST_CONTROL;
586
587 fadt->cst_cnt = APM_CNT_CST_CONTROL;
588 fadt->p_lvl2_lat = 1;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200589 fadt->p_lvl3_lat = chip->c3_latency;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200590 fadt->flush_size = 0;
591 fadt->flush_stride = 0;
592 fadt->duty_offset = 1;
Arthur Heymans3f111b02017-03-09 12:02:52 +0100593 if (chip->p_cnt_throttling_supported)
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200594 fadt->duty_width = 3;
Arthur Heymans3f111b02017-03-09 12:02:52 +0100595 else
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200596 fadt->duty_width = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200597 fadt->iapc_boot_arch = 0x03;
598 fadt->flags = (ACPI_FADT_WBINVD | ACPI_FADT_C1_SUPPORTED
599 | ACPI_FADT_SLEEP_BUTTON | ACPI_FADT_S4_RTC_WAKE
600 | ACPI_FADT_PLATFORM_CLOCK | ACPI_FADT_RESET_REGISTER
601 | ACPI_FADT_C2_MP_SUPPORTED);
Arthur Heymans3f111b02017-03-09 12:02:52 +0100602 if (chip->docking_supported)
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200603 fadt->flags |= ACPI_FADT_DOCKING_SUPPORTED;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200604}
605
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000606static void i82801gx_lpc_read_resources(device_t dev)
607{
608 struct resource *res;
Vladimir Serbinenkof119f082014-11-24 21:05:56 +0100609 u8 io_index = 0;
610 int i;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000611
612 /* Get the normal PCI resources of this device. */
613 pci_dev_read_resources(dev);
614
615 /* Add an extra subtractive resource for both memory and I/O. */
Vladimir Serbinenkof119f082014-11-24 21:05:56 +0100616 res = new_resource(dev, IOINDEX_SUBTRACTIVE(io_index++, 0));
Myles Watson29cc9ed2009-07-02 18:56:24 +0000617 res->base = 0;
618 res->size = 0x1000;
619 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
620 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000621
Vladimir Serbinenkof119f082014-11-24 21:05:56 +0100622 res = new_resource(dev, IOINDEX_SUBTRACTIVE(io_index++, 0));
Myles Watson29cc9ed2009-07-02 18:56:24 +0000623 res->base = 0xff800000;
624 res->size = 0x00800000; /* 8 MB for flash */
625 res->flags = IORESOURCE_MEM | IORESOURCE_SUBTRACTIVE |
626 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
627
628 res = new_resource(dev, 3); /* IOAPIC */
Uwe Hermann74d1a6e2010-10-12 17:34:08 +0000629 res->base = IO_APIC_ADDR;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000630 res->size = 0x00001000;
631 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Vladimir Serbinenkof119f082014-11-24 21:05:56 +0100632
633 /* Set IO decode ranges if required.*/
634 for (i = 0; i < 4; i++) {
635 u32 gen_dec;
636 gen_dec = pci_read_config32(dev, 0x84 + 4 * i);
637
638 if ((gen_dec & 0xFFFC) > 0x1000) {
639 res = new_resource(dev, IOINDEX_SUBTRACTIVE(io_index++, 0));
640 res->base = gen_dec & 0xFFFC;
641 res->size = (gen_dec >> 16) & 0xFC;
642 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
643 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
644 }
645 }
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000646}
647
Arthur Heymans3f111b02017-03-09 12:02:52 +0100648static void set_subsystem(device_t dev, unsigned int vendor,
649 unsigned int device)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000650{
Stefan Reinauera8e11682009-03-11 14:54:18 +0000651 if (!vendor || !device) {
652 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
653 pci_read_config32(dev, PCI_VENDOR_ID));
654 } else {
655 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
656 ((device & 0xffff) << 16) | (vendor & 0xffff));
657 }
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000658}
659
Alexander Couzensa90dad12015-04-12 21:49:46 +0200660static void southbridge_inject_dsdt(device_t dev)
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200661{
Arthur Heymans3f111b02017-03-09 12:02:52 +0100662 global_nvs_t *gnvs = cbmem_add(CBMEM_ID_ACPI_GNVS, sizeof(*gnvs));
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200663
664 if (gnvs) {
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100665 const struct i915_gpu_controller_info *gfx = intel_gma_get_controller_info();
666
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200667 memset(gnvs, 0, sizeof(*gnvs));
Vladimir Serbinenko385743a2014-10-18 02:26:21 +0200668
669 gnvs->apic = 1;
670 gnvs->mpen = 1; /* Enable Multi Processing */
671
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200672 acpi_create_gnvs(gnvs);
Vladimir Serbinenkodd2bc3f2014-10-31 09:16:31 +0100673
674 gnvs->ndid = gfx->ndid;
675 memcpy(gnvs->did, gfx->did, sizeof(gnvs->did));
676
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200677 /* And tell SMI about it */
678 smm_setup_structures(gnvs, NULL, NULL);
679
680 /* Add it to SSDT. */
Vladimir Serbinenko1bad88e2014-11-04 21:20:56 +0100681 acpigen_write_scope("\\");
682 acpigen_write_name_dword("NVSA", (u32) gnvs);
683 acpigen_pop_len();
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200684 }
685}
686
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000687static struct pci_operations pci_ops = {
688 .set_subsystem = set_subsystem,
689};
690
691static struct device_operations device_ops = {
692 .read_resources = i82801gx_lpc_read_resources,
693 .set_resources = pci_dev_set_resources,
Myles Watson7eac4452010-06-17 16:16:56 +0000694 .enable_resources = pci_dev_enable_resources,
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200695 .acpi_inject_dsdt_generator = southbridge_inject_dsdt,
696 .write_acpi_tables = acpi_write_hpet,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000697 .init = lpc_init,
Kyösti Mälkkid0e212c2015-02-26 20:47:47 +0200698 .scan_bus = scan_lpc_bus,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000699 .enable = i82801gx_enable,
700 .ops_pci = &pci_ops,
701};
702
Damien Zammitef33e032015-11-14 01:03:39 +1100703/* 27b0: 82801GH (ICH7 DH) */
704/* 27b8: 82801GB/GR (ICH7/ICH7R) */
705/* 27b9: 82801GBM/GU (ICH7-M/ICH7-U) */
706/* 27bc: 82NM10 (NM10) */
707/* 27bd: 82801GHM (ICH7-M DH) */
708
709static const unsigned short pci_device_ids[] = {
710 0x27b0, 0x27b8, 0x27b9, 0x27bc, 0x27bd, 0
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000711};
712
Damien Zammitef33e032015-11-14 01:03:39 +1100713static const struct pci_driver ich7_lpc __pci_driver = {
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000714 .ops = &device_ops,
715 .vendor = PCI_VENDOR_ID_INTEL,
Damien Zammitef33e032015-11-14 01:03:39 +1100716 .devices = pci_device_ids,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000717};