blob: 04efa3e2a5c2d1c66c3c31f65df77bfda519f331 [file] [log] [blame]
Stefan Reinauerdebb11f2008-10-29 04:46:52 +00001/*
2 * This file is part of the coreboot project.
3 *
Stefan Reinauer54309d62009-01-20 22:53:10 +00004 * Copyright (C) 2008-2009 coresystems GmbH
Stefan Reinauerdebb11f2008-10-29 04:46:52 +00005 *
Stefan Reinauera8e11682009-03-11 14:54:18 +00006 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; version 2 of
9 * the License.
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000010 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
Paul Menzela46a7122013-02-23 18:37:27 +010018 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000019 */
20
21#include <console/console.h>
22#include <device/device.h>
23#include <device/pci.h>
24#include <device/pci_ids.h>
25#include <pc80/mc146818rtc.h>
26#include <pc80/isa-dma.h>
Stefan Reinauer54309d62009-01-20 22:53:10 +000027#include <pc80/i8259.h>
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000028#include <arch/io.h>
Uwe Hermann74d1a6e2010-10-12 17:34:08 +000029#include <arch/ioapic.h>
Stefan Reinauerab872542011-10-14 15:18:29 -070030#include <arch/acpi.h>
Stefan Reinauercadc5452010-12-18 23:29:37 +000031#include <cpu/cpu.h>
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000032#include "i82801gx.h"
Sven Schnellef4dc1a72011-06-05 11:33:41 +020033#include <cpu/x86/smm.h>
Vladimir Serbinenko0e646172014-08-31 00:27:05 +020034#include <arch/acpigen.h>
35#include <cbmem.h>
36#include <string.h>
37#include "nvs.h"
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000038
Stefan Reinauer573f7d42009-07-21 21:50:34 +000039#define NMI_OFF 0
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000040
Stefan Reinauer573f7d42009-07-21 21:50:34 +000041#define ENABLE_ACPI_MODE_IN_COREBOOT 0
42#define TEST_SMM_FLASH_LOCKDOWN 0
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000043
Stefan Reinauer54309d62009-01-20 22:53:10 +000044typedef struct southbridge_intel_i82801gx_config config_t;
45
Paul Menzelddddf152013-04-23 14:40:23 +020046/**
47 * Set miscellanous static southbridge features.
48 *
49 * @param dev PCI device with I/O APIC control registers
50 */
51static void i82801gx_enable_ioapic(struct device *dev)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000052{
Paul Menzelddddf152013-04-23 14:40:23 +020053 /* Enable ACPI I/O range decode */
Kyösti Mälkki1cca3402013-02-26 19:21:39 +020054 pci_write_config8(dev, ACPI_CNTL, ACPI_EN);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000055
Paul Menzelddddf152013-04-23 14:40:23 +020056 set_ioapic_id(IO_APIC_ADDR, 0x02);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000057
Paul Menzelddddf152013-04-23 14:40:23 +020058 /*
59 * Select Boot Configuration register (0x03) and
60 * use Processor System Bus (0x01) to deliver interrupts.
61 */
62 io_apic_write(IO_APIC_ADDR, 0x03, 0x01);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000063}
64
65static void i82801gx_enable_serial_irqs(struct device *dev)
66{
67 /* Set packet length and toggle silent mode bit for one frame. */
68 pci_write_config8(dev, SERIRQ_CNTL,
69 (1 << 7) | (1 << 6) | ((21 - 17) << 2) | (0 << 0));
70}
71
Stefan Reinauer573f7d42009-07-21 21:50:34 +000072/* PIRQ[n]_ROUT[3:0] - PIRQ Routing Control
73 * 0x00 - 0000 = Reserved
74 * 0x01 - 0001 = Reserved
75 * 0x02 - 0010 = Reserved
76 * 0x03 - 0011 = IRQ3
77 * 0x04 - 0100 = IRQ4
78 * 0x05 - 0101 = IRQ5
79 * 0x06 - 0110 = IRQ6
80 * 0x07 - 0111 = IRQ7
81 * 0x08 - 1000 = Reserved
82 * 0x09 - 1001 = IRQ9
83 * 0x0A - 1010 = IRQ10
84 * 0x0B - 1011 = IRQ11
85 * 0x0C - 1100 = IRQ12
86 * 0x0D - 1101 = Reserved
87 * 0x0E - 1110 = IRQ14
88 * 0x0F - 1111 = IRQ15
89 * PIRQ[n]_ROUT[7] - PIRQ Routing Control
90 * 0x80 - The PIRQ is not routed.
91 */
92
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000093static void i82801gx_pirq_init(device_t dev)
94{
Stefan Reinauer54309d62009-01-20 22:53:10 +000095 device_t irq_dev;
96 /* Get the chip configuration */
97 config_t *config = dev->chip_info;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +000098
Stefan Reinauer54309d62009-01-20 22:53:10 +000099 pci_write_config8(dev, PIRQA_ROUT, config->pirqa_routing);
100 pci_write_config8(dev, PIRQB_ROUT, config->pirqb_routing);
101 pci_write_config8(dev, PIRQC_ROUT, config->pirqc_routing);
102 pci_write_config8(dev, PIRQD_ROUT, config->pirqd_routing);
103
104 pci_write_config8(dev, PIRQE_ROUT, config->pirqe_routing);
105 pci_write_config8(dev, PIRQF_ROUT, config->pirqf_routing);
106 pci_write_config8(dev, PIRQG_ROUT, config->pirqg_routing);
107 pci_write_config8(dev, PIRQH_ROUT, config->pirqh_routing);
108
109 /* Eric Biederman once said we should let the OS do this.
110 * I am not so sure anymore he was right.
111 */
112
113 for(irq_dev = all_devices; irq_dev; irq_dev = irq_dev->next) {
114 u8 int_pin=0, int_line=0;
115
116 if (!irq_dev->enabled || irq_dev->path.type != DEVICE_PATH_PCI)
117 continue;
118
119 int_pin = pci_read_config8(irq_dev, PCI_INTERRUPT_PIN);
120
121 switch (int_pin) {
122 case 1: /* INTA# */ int_line = config->pirqa_routing; break;
123 case 2: /* INTB# */ int_line = config->pirqb_routing; break;
124 case 3: /* INTC# */ int_line = config->pirqc_routing; break;
125 case 4: /* INTD# */ int_line = config->pirqd_routing; break;
126 }
127
128 if (!int_line)
129 continue;
130
131 pci_write_config8(irq_dev, PCI_INTERRUPT_LINE, int_line);
132 }
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000133}
134
Stefan Reinauera8e11682009-03-11 14:54:18 +0000135static void i82801gx_gpi_routing(device_t dev)
136{
137 /* Get the chip configuration */
138 config_t *config = dev->chip_info;
139 u32 reg32 = 0;
140
141 /* An array would be much nicer here, or some
142 * other method of doing this.
143 */
144 reg32 |= (config->gpi0_routing & 0x03) << 0;
145 reg32 |= (config->gpi1_routing & 0x03) << 2;
146 reg32 |= (config->gpi2_routing & 0x03) << 4;
147 reg32 |= (config->gpi3_routing & 0x03) << 6;
148 reg32 |= (config->gpi4_routing & 0x03) << 8;
149 reg32 |= (config->gpi5_routing & 0x03) << 10;
150 reg32 |= (config->gpi6_routing & 0x03) << 12;
151 reg32 |= (config->gpi7_routing & 0x03) << 14;
152 reg32 |= (config->gpi8_routing & 0x03) << 16;
153 reg32 |= (config->gpi9_routing & 0x03) << 18;
154 reg32 |= (config->gpi10_routing & 0x03) << 20;
155 reg32 |= (config->gpi11_routing & 0x03) << 22;
156 reg32 |= (config->gpi12_routing & 0x03) << 24;
157 reg32 |= (config->gpi13_routing & 0x03) << 26;
158 reg32 |= (config->gpi14_routing & 0x03) << 28;
159 reg32 |= (config->gpi15_routing & 0x03) << 30;
160
161 pci_write_config32(dev, 0xb8, reg32);
162}
163
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000164static void i82801gx_power_options(device_t dev)
165{
166 u8 reg8;
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000167 u16 reg16, pmbase;
168 u32 reg32;
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000169 const char *state;
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000170 /* Get the chip configuration */
171 config_t *config = dev->chip_info;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000172
Stefan Reinauer08670622009-06-30 15:17:49 +0000173 int pwr_on=CONFIG_MAINBOARD_POWER_ON_AFTER_POWER_FAIL;
Luc Verhaegena9c5ea02009-06-03 14:19:33 +0000174 int nmi_option;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000175
176 /* Which state do we want to goto after g3 (power restored)?
177 * 0 == S0 Full On
178 * 1 == S5 Soft Off
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000179 *
180 * If the option is not existent (Laptops), use MAINBOARD_POWER_ON.
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000181 */
Alexandru Gagniuc72dccce2013-11-23 19:22:53 -0600182 if (get_option(&pwr_on, "power_on_after_fail") != CB_SUCCESS)
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000183 pwr_on = MAINBOARD_POWER_ON;
184
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000185 reg8 = pci_read_config8(dev, GEN_PMCON_3);
186 reg8 &= 0xfe;
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000187 switch (pwr_on) {
188 case MAINBOARD_POWER_OFF:
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000189 reg8 |= 1;
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000190 state = "off";
191 break;
192 case MAINBOARD_POWER_ON:
193 reg8 &= ~1;
194 state = "on";
195 break;
196 case MAINBOARD_POWER_KEEP:
197 reg8 &= ~1;
198 state = "state keep";
199 break;
200 default:
201 state = "undefined";
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000202 }
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000203
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000204 reg8 |= (3 << 4); /* avoid #S4 assertions */
Stefan Reinauera8e11682009-03-11 14:54:18 +0000205 reg8 &= ~(1 << 3); /* minimum asssertion is 1 to 2 RTCCLK */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000206
207 pci_write_config8(dev, GEN_PMCON_3, reg8);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000208 printk(BIOS_INFO, "Set power %s after power failure.\n", state);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000209
210 /* Set up NMI on errors. */
211 reg8 = inb(0x61);
212 reg8 &= 0x0f; /* Higher Nibble must be 0 */
213 reg8 &= ~(1 << 3); /* IOCHK# NMI Enable */
214 // reg8 &= ~(1 << 2); /* PCI SERR# Enable */
215 reg8 |= (1 << 2); /* PCI SERR# Disable for now */
216 outb(reg8, 0x61);
217
218 reg8 = inb(0x70);
219 nmi_option = NMI_OFF;
Luc Verhaegena9c5ea02009-06-03 14:19:33 +0000220 get_option(&nmi_option, "nmi");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000221 if (nmi_option) {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000222 printk(BIOS_INFO, "NMI sources enabled.\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000223 reg8 &= ~(1 << 7); /* Set NMI. */
224 } else {
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000225 printk(BIOS_INFO, "NMI sources disabled.\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000226 reg8 |= ( 1 << 7); /* Can't mask NMI from PCI-E and NMI_NOW */
227 }
228 outb(reg8, 0x70);
229
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000230 /* Enable CPU_SLP# and Intel Speedstep, set SMI# rate down */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000231 reg16 = pci_read_config16(dev, GEN_PMCON_1);
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000232 reg16 &= ~(3 << 0); // SMI# rate 1 minute
233 reg16 |= (1 << 2); // CLKRUN_EN - Mobile/Ultra only
234 reg16 |= (1 << 3); // Speedstep Enable - Mobile/Ultra only
235 reg16 |= (1 << 5); // CPUSLP_EN Desktop only
Sven Schnelle906f9ae2011-10-23 16:35:01 +0200236
237 if (config->c4onc3_enable)
238 reg16 |= (1 << 7);
239
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000240 // another laptop wants this?
241 // reg16 &= ~(1 << 10); // BIOS_PCI_EXP_EN - Desktop/Mobile only
242 reg16 |= (1 << 10); // BIOS_PCI_EXP_EN - Desktop/Mobile only
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000243#if DEBUG_PERIODIC_SMIS
244 /* Set DEBUG_PERIODIC_SMIS in i82801gx.h to debug using
245 * periodic SMIs.
246 */
247 reg16 |= (3 << 0); // Periodic SMI every 8s
248#endif
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000249 pci_write_config16(dev, GEN_PMCON_1, reg16);
250
Stefan Reinauera8e11682009-03-11 14:54:18 +0000251 // Set the board's GPI routing.
252 i82801gx_gpi_routing(dev);
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000253
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000254 pmbase = pci_read_config16(dev, 0x40) & 0xfffe;
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000255
256 outl(config->gpe0_en, pmbase + GPE0_EN);
257 outw(config->alt_gp_smi_en, pmbase + ALT_GP_SMI_EN);
258
259 /* Set up power management block and determine sleep mode */
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000260 reg32 = inl(pmbase + 0x04); // PM1_CNT
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000261
262 reg32 &= ~(7 << 10); // SLP_TYP
263 reg32 |= (1 << 1); // enable C3->C0 transition on bus master
264 reg32 |= (1 << 0); // SCI_EN
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000265 outl(reg32, pmbase + 0x04);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000266}
267
Stefan Reinauera8e11682009-03-11 14:54:18 +0000268static void i82801gx_configure_cstates(device_t dev)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000269{
270 u8 reg8;
Stefan Reinauer109ab312009-08-12 16:08:05 +0000271
Stefan Reinauera8e11682009-03-11 14:54:18 +0000272 reg8 = pci_read_config8(dev, 0xa9); // Cx state configuration
273 reg8 |= (1 << 4) | (1 << 3) | (1 << 2); // Enable Popup & Popdown
274 pci_write_config8(dev, 0xa9, reg8);
275
276 // Set Deeper Sleep configuration to recommended values
277 reg8 = pci_read_config8(dev, 0xaa);
278 reg8 &= 0xf0;
279 reg8 |= (2 << 2); // Deeper Sleep to Stop CPU: 34-40us
280 reg8 |= (2 << 0); // Deeper Sleep to Sleep: 15us
281 pci_write_config8(dev, 0xaa, reg8);
282}
283
284static void i82801gx_rtc_init(struct device *dev)
285{
286 u8 reg8;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000287 int rtc_failed;
288
289 reg8 = pci_read_config8(dev, GEN_PMCON_3);
290 rtc_failed = reg8 & RTC_BATTERY_DEAD;
291 if (rtc_failed) {
292 reg8 &= ~RTC_BATTERY_DEAD;
293 pci_write_config8(dev, GEN_PMCON_3, reg8);
294 }
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000295 printk(BIOS_DEBUG, "rtc_failed = 0x%x\n", rtc_failed);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000296
Gabe Blackb3f08c62014-04-30 17:12:25 -0700297 cmos_init(rtc_failed);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000298}
299
Stefan Reinauera8e11682009-03-11 14:54:18 +0000300static void enable_hpet(void)
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000301{
Stefan Reinauera8e11682009-03-11 14:54:18 +0000302 u32 reg32;
Stefan Reinauer109ab312009-08-12 16:08:05 +0000303
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000304 /* Move HPET to default address 0xfed00000 and enable it */
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000305 reg32 = RCBA32(HPTC);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000306 reg32 |= (1 << 7); // HPET Address Enable
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000307 reg32 &= ~(3 << 0);
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000308 RCBA32(HPTC) = reg32;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000309}
310
Stefan Reinauera8e11682009-03-11 14:54:18 +0000311static void enable_clock_gating(void)
312{
313 u32 reg32;
Stefan Reinauer109ab312009-08-12 16:08:05 +0000314
Stefan Reinauera8e11682009-03-11 14:54:18 +0000315 /* Enable Clock Gating for most devices */
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000316 reg32 = RCBA32(CG);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000317 reg32 |= (1 << 31); // LPC clock gating
318 reg32 |= (1 << 30); // PATA clock gating
319 // SATA clock gating
320 reg32 |= (1 << 27) | (1 << 26) | (1 << 25) | (1 << 24);
321 reg32 |= (1 << 23); // AC97 clock gating
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000322 reg32 |= (1 << 19); // USB EHCI clock gating
Stefan Reinauera8e11682009-03-11 14:54:18 +0000323 reg32 |= (1 << 3) | (1 << 1); // DMI clock gating
324 reg32 |= (1 << 2); // PCIe clock gating;
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000325 reg32 &= ~(1 << 20); // No static clock gating for USB
326 reg32 &= ~( (1 << 29) | (1 << 28) ); // Disable UHCI clock gating
327 RCBA32(CG) = reg32;
Stefan Reinauera8e11682009-03-11 14:54:18 +0000328}
Stefan Reinauer269563a2009-01-19 21:20:22 +0000329
Stefan Reinauer08670622009-06-30 15:17:49 +0000330#if CONFIG_HAVE_SMI_HANDLER
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000331static void i82801gx_lock_smm(struct device *dev)
332{
Stefan Reinauera8e11682009-03-11 14:54:18 +0000333#if TEST_SMM_FLASH_LOCKDOWN
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000334 u8 reg8;
Stefan Reinauera8e11682009-03-11 14:54:18 +0000335#endif
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000336
Kyösti Mälkkic3ed8862014-06-19 19:50:51 +0300337 if (!acpi_is_wakeup_s3()) {
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000338#if ENABLE_ACPI_MODE_IN_COREBOOT
Sven Schnellef4dc1a72011-06-05 11:33:41 +0200339 printk(BIOS_DEBUG, "Enabling ACPI via APMC:\n");
340 outb(APM_CNT_ACPI_ENABLE, APM_CNT); // Enable ACPI mode
341 printk(BIOS_DEBUG, "done.\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000342#else
Sven Schnellef4dc1a72011-06-05 11:33:41 +0200343 printk(BIOS_DEBUG, "Disabling ACPI via APMC:\n");
344 outb(APM_CNT_ACPI_DISABLE, APM_CNT); // Disable ACPI mode
345 printk(BIOS_DEBUG, "done.\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000346#endif
Sven Schnellee2618072011-06-05 11:39:12 +0200347 } else {
348 printk(BIOS_DEBUG, "S3 wakeup, enabling ACPI via APMC\n");
349 outb(APM_CNT_ACPI_ENABLE, APM_CNT);
350 }
Stefan Reinauer109ab312009-08-12 16:08:05 +0000351 /* Don't allow evil boot loaders, kernels, or
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000352 * userspace applications to deceive us:
353 */
354 smm_lock();
355
356#if TEST_SMM_FLASH_LOCKDOWN
357 /* Now try this: */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000358 printk(BIOS_DEBUG, "Locking BIOS to RO... ");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000359 reg8 = pci_read_config8(dev, 0xdc); /* BIOS_CNTL */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000360 printk(BIOS_DEBUG, " BLE: %s; BWE: %s\n", (reg8&2)?"on":"off",
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000361 (reg8&1)?"rw":"ro");
362 reg8 &= ~(1 << 0); /* clear BIOSWE */
363 pci_write_config8(dev, 0xdc, reg8);
364 reg8 |= (1 << 1); /* set BLE */
365 pci_write_config8(dev, 0xdc, reg8);
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000366 printk(BIOS_DEBUG, "ok.\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000367 reg8 = pci_read_config8(dev, 0xdc); /* BIOS_CNTL */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000368 printk(BIOS_DEBUG, " BLE: %s; BWE: %s\n", (reg8&2)?"on":"off",
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000369 (reg8&1)?"rw":"ro");
370
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000371 printk(BIOS_DEBUG, "Writing:\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000372 *(volatile u8 *)0xfff00000 = 0x00;
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000373 printk(BIOS_DEBUG, "Testing:\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000374 reg8 |= (1 << 0); /* set BIOSWE */
375 pci_write_config8(dev, 0xdc, reg8);
376
377 reg8 = pci_read_config8(dev, 0xdc); /* BIOS_CNTL */
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000378 printk(BIOS_DEBUG, " BLE: %s; BWE: %s\n", (reg8&2)?"on":"off",
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000379 (reg8&1)?"rw":"ro");
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000380 printk(BIOS_DEBUG, "Done.\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000381#endif
382}
Stefan Reinauer269563a2009-01-19 21:20:22 +0000383#endif
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000384
Stefan Reinauera8e11682009-03-11 14:54:18 +0000385#define SPIBASE 0x3020
386static void i82801gx_spi_init(void)
387{
388 u16 spicontrol;
389
390 spicontrol = RCBA16(SPIBASE + 2);
391 spicontrol &= ~(1 << 0); // SPI Access Request
392 RCBA16(SPIBASE + 2) = spicontrol;
393}
394
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000395static void i82801gx_fixups(struct device *dev)
Stefan Reinauera8e11682009-03-11 14:54:18 +0000396{
397 /* This needs to happen after PCI enumeration */
398 RCBA32(0x1d40) |= 1;
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000399
400 /* USB Transient Disconnect Detect:
401 * Prevent a SE0 condition on the USB ports from being
402 * interpreted by the UHCI controller as a disconnect
403 */
404 pci_write_config8(dev, 0xad, 0x3);
Stefan Reinauera8e11682009-03-11 14:54:18 +0000405}
406
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000407static void lpc_init(struct device *dev)
408{
Stefan Reinauerc02b4fc2010-03-22 11:42:32 +0000409 printk(BIOS_DEBUG, "i82801gx: lpc_init\n");
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000410
411 /* Set the value for PCI command register. */
412 pci_write_config16(dev, PCI_COMMAND, 0x000f);
413
414 /* IO APIC initialization. */
Paul Menzelddddf152013-04-23 14:40:23 +0200415 i82801gx_enable_ioapic(dev);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000416
417 i82801gx_enable_serial_irqs(dev);
418
419 /* Setup the PIRQ. */
420 i82801gx_pirq_init(dev);
421
422 /* Setup power options. */
423 i82801gx_power_options(dev);
424
Stefan Reinauera8e11682009-03-11 14:54:18 +0000425 /* Configure Cx state registers */
426 i82801gx_configure_cstates(dev);
427
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000428 /* Set the state of the GPIO lines. */
429 //gpio_init(dev);
430
431 /* Initialize the real time clock. */
432 i82801gx_rtc_init(dev);
433
434 /* Initialize ISA DMA. */
435 isa_dma_init();
436
437 /* Initialize the High Precision Event Timers, if present. */
Stefan Reinauera8e11682009-03-11 14:54:18 +0000438 enable_hpet();
439
440 /* Initialize Clock Gating */
441 enable_clock_gating();
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000442
443 setup_i8259();
444
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000445 /* The OS should do this? */
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000446 /* Interrupt 9 should be level triggered (SCI) */
447 i8259_configure_irq_trigger(9, 1);
Stefan Reinaueraca6ec62009-10-26 17:12:21 +0000448
Stefan Reinauer08670622009-06-30 15:17:49 +0000449#if CONFIG_HAVE_SMI_HANDLER
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000450 i82801gx_lock_smm(dev);
Stefan Reinauer269563a2009-01-19 21:20:22 +0000451#endif
Stefan Reinauera8e11682009-03-11 14:54:18 +0000452
453 i82801gx_spi_init();
454
Stefan Reinauer7a3d0952010-01-17 13:49:07 +0000455 i82801gx_fixups(dev);
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000456}
457
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200458void acpi_fill_fadt(acpi_fadt_t * fadt)
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200459{
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200460 device_t dev = dev_find_slot(0, PCI_DEVFN(0x1f,0));
461 config_t *chip = dev->chip_info;
462 u16 pmbase = pci_read_config16(dev, 0x40) & 0xfffe;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200463
464 fadt->pm1a_evt_blk = pmbase;
465 fadt->pm1b_evt_blk = 0x0;
466 fadt->pm1a_cnt_blk = pmbase + 0x4;
467 fadt->pm1b_cnt_blk = 0x0;
468 fadt->pm2_cnt_blk = pmbase + 0x20;
469 fadt->pm_tmr_blk = pmbase + 0x8;
470 fadt->gpe0_blk = pmbase + 0x28;
471 fadt->gpe1_blk = 0;
472
473 fadt->pm1_evt_len = 4;
474 fadt->pm1_cnt_len = 2;
475 fadt->pm2_cnt_len = 1;
476 fadt->pm_tmr_len = 4;
477 fadt->gpe0_blk_len = 8;
478 fadt->gpe1_blk_len = 0;
479 fadt->gpe1_base = 0;
480
481 fadt->reset_reg.space_id = 1;
482 fadt->reset_reg.bit_width = 8;
483 fadt->reset_reg.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200484 fadt->reset_reg.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200485 fadt->reset_reg.addrl = 0xcf9;
486 fadt->reset_reg.addrh = 0;
487
488 fadt->reset_value = 6;
489
490 fadt->x_pm1a_evt_blk.space_id = 1;
491 fadt->x_pm1a_evt_blk.bit_width = 32;
492 fadt->x_pm1a_evt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200493 fadt->x_pm1a_evt_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200494 fadt->x_pm1a_evt_blk.addrl = pmbase;
495 fadt->x_pm1a_evt_blk.addrh = 0x0;
496
497 fadt->x_pm1b_evt_blk.space_id = 0;
498 fadt->x_pm1b_evt_blk.bit_width = 0;
499 fadt->x_pm1b_evt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200500 fadt->x_pm1b_evt_blk.access_size = 0;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200501 fadt->x_pm1b_evt_blk.addrl = 0x0;
502 fadt->x_pm1b_evt_blk.addrh = 0x0;
503
504 fadt->x_pm1a_cnt_blk.space_id = 1;
505 fadt->x_pm1a_cnt_blk.bit_width = 16;
506 fadt->x_pm1a_cnt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200507 fadt->x_pm1a_cnt_blk.access_size = ACPI_ACCESS_SIZE_WORD_ACCESS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200508 fadt->x_pm1a_cnt_blk.addrl = pmbase + 0x4;
509 fadt->x_pm1a_cnt_blk.addrh = 0x0;
510
511 fadt->x_pm1b_cnt_blk.space_id = 0;
512 fadt->x_pm1b_cnt_blk.bit_width = 0;
513 fadt->x_pm1b_cnt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200514 fadt->x_pm1b_cnt_blk.access_size = 0;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200515 fadt->x_pm1b_cnt_blk.addrl = 0x0;
516 fadt->x_pm1b_cnt_blk.addrh = 0x0;
517
518 fadt->x_pm2_cnt_blk.space_id = 1;
519 fadt->x_pm2_cnt_blk.bit_width = 8;
520 fadt->x_pm2_cnt_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200521 fadt->x_pm2_cnt_blk.access_size = ACPI_ACCESS_SIZE_BYTE_ACCESS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200522 fadt->x_pm2_cnt_blk.addrl = pmbase + 0x20;
523 fadt->x_pm2_cnt_blk.addrh = 0x0;
524
525 fadt->x_pm_tmr_blk.space_id = 1;
526 fadt->x_pm_tmr_blk.bit_width = 32;
527 fadt->x_pm_tmr_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200528 fadt->x_pm_tmr_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200529 fadt->x_pm_tmr_blk.addrl = pmbase + 0x8;
530 fadt->x_pm_tmr_blk.addrh = 0x0;
531
532 fadt->x_gpe0_blk.space_id = 1;
533 fadt->x_gpe0_blk.bit_width = 64;
534 fadt->x_gpe0_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200535 fadt->x_gpe0_blk.access_size = ACPI_ACCESS_SIZE_DWORD_ACCESS;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200536 fadt->x_gpe0_blk.addrl = pmbase + 0x28;
537 fadt->x_gpe0_blk.addrh = 0x0;
538
539 fadt->x_gpe1_blk.space_id = 0;
540 fadt->x_gpe1_blk.bit_width = 0;
541 fadt->x_gpe1_blk.bit_offset = 0;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200542 fadt->x_gpe1_blk.access_size = 0;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200543 fadt->x_gpe1_blk.addrl = 0x0;
544 fadt->x_gpe1_blk.addrh = 0x0;
545 fadt->day_alrm = 0xd;
546 fadt->mon_alrm = 0x00;
547 fadt->century = 0x32;
548
549 fadt->model = 1;
550 fadt->sci_int = 0x9;
551 fadt->smi_cmd = APM_CNT;
552 fadt->acpi_enable = APM_CNT_ACPI_ENABLE;
553 fadt->acpi_disable = APM_CNT_ACPI_DISABLE;
554 fadt->s4bios_req = 0x0;
555 fadt->pstate_cnt = APM_CNT_PST_CONTROL;
556
557 fadt->cst_cnt = APM_CNT_CST_CONTROL;
558 fadt->p_lvl2_lat = 1;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200559 fadt->p_lvl3_lat = chip->c3_latency;
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200560 fadt->flush_size = 0;
561 fadt->flush_stride = 0;
562 fadt->duty_offset = 1;
Vladimir Serbinenkoab83ef02014-10-25 15:18:25 +0200563 if (chip->p_cnt_throttling_supported) {
564 fadt->duty_width = 3;
565 } else {
566 fadt->duty_width = 0;
567 }
568 fadt->iapc_boot_arch = 0x03;
569 fadt->flags = (ACPI_FADT_WBINVD | ACPI_FADT_C1_SUPPORTED
570 | ACPI_FADT_SLEEP_BUTTON | ACPI_FADT_S4_RTC_WAKE
571 | ACPI_FADT_PLATFORM_CLOCK | ACPI_FADT_RESET_REGISTER
572 | ACPI_FADT_C2_MP_SUPPORTED);
573 if (chip->docking_supported) {
574 fadt->flags |= ACPI_FADT_DOCKING_SUPPORTED;
575 }
Vladimir Serbinenkoc21e0732014-10-16 12:48:19 +0200576}
577
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000578static void i82801gx_lpc_read_resources(device_t dev)
579{
580 struct resource *res;
581
582 /* Get the normal PCI resources of this device. */
583 pci_dev_read_resources(dev);
584
585 /* Add an extra subtractive resource for both memory and I/O. */
586 res = new_resource(dev, IOINDEX_SUBTRACTIVE(0, 0));
Myles Watson29cc9ed2009-07-02 18:56:24 +0000587 res->base = 0;
588 res->size = 0x1000;
589 res->flags = IORESOURCE_IO | IORESOURCE_SUBTRACTIVE |
590 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000591
592 res = new_resource(dev, IOINDEX_SUBTRACTIVE(1, 0));
Myles Watson29cc9ed2009-07-02 18:56:24 +0000593 res->base = 0xff800000;
594 res->size = 0x00800000; /* 8 MB for flash */
595 res->flags = IORESOURCE_MEM | IORESOURCE_SUBTRACTIVE |
596 IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
597
598 res = new_resource(dev, 3); /* IOAPIC */
Uwe Hermann74d1a6e2010-10-12 17:34:08 +0000599 res->base = IO_APIC_ADDR;
Myles Watson29cc9ed2009-07-02 18:56:24 +0000600 res->size = 0x00001000;
601 res->flags = IORESOURCE_MEM | IORESOURCE_ASSIGNED | IORESOURCE_FIXED;
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000602}
603
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000604static void set_subsystem(device_t dev, unsigned vendor, unsigned device)
605{
Stefan Reinauera8e11682009-03-11 14:54:18 +0000606 if (!vendor || !device) {
607 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
608 pci_read_config32(dev, PCI_VENDOR_ID));
609 } else {
610 pci_write_config32(dev, PCI_SUBSYSTEM_VENDOR_ID,
611 ((device & 0xffff) << 16) | (vendor & 0xffff));
612 }
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000613}
614
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200615static void southbridge_inject_dsdt(void)
616{
617 global_nvs_t *gnvs = cbmem_add (CBMEM_ID_ACPI_GNVS, sizeof (*gnvs));
618
619 if (gnvs) {
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200620 memset(gnvs, 0, sizeof(*gnvs));
621 acpi_create_gnvs(gnvs);
622 /* And tell SMI about it */
623 smm_setup_structures(gnvs, NULL, NULL);
624
625 /* Add it to SSDT. */
Vladimir Serbinenko1bad88e2014-11-04 21:20:56 +0100626 acpigen_write_scope("\\");
627 acpigen_write_name_dword("NVSA", (u32) gnvs);
628 acpigen_pop_len();
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200629 }
630}
631
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000632static struct pci_operations pci_ops = {
633 .set_subsystem = set_subsystem,
634};
635
636static struct device_operations device_ops = {
637 .read_resources = i82801gx_lpc_read_resources,
638 .set_resources = pci_dev_set_resources,
Myles Watson7eac4452010-06-17 16:16:56 +0000639 .enable_resources = pci_dev_enable_resources,
Vladimir Serbinenko0e646172014-08-31 00:27:05 +0200640 .acpi_inject_dsdt_generator = southbridge_inject_dsdt,
641 .write_acpi_tables = acpi_write_hpet,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000642 .init = lpc_init,
643 .scan_bus = scan_static_bus,
644 .enable = i82801gx_enable,
645 .ops_pci = &pci_ops,
646};
647
Stefan Reinauer573f7d42009-07-21 21:50:34 +0000648/* 82801GH (ICH7 DH) */
649static const struct pci_driver ich7_dh_lpc __pci_driver = {
650 .ops = &device_ops,
651 .vendor = PCI_VENDOR_ID_INTEL,
652 .device = 0x27b0,
653};
654
Stefan Reinauer54309d62009-01-20 22:53:10 +0000655/* 82801GB/GR (ICH7/ICH7R) */
656static const struct pci_driver ich7_ich7r_lpc __pci_driver = {
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000657 .ops = &device_ops,
658 .vendor = PCI_VENDOR_ID_INTEL,
Uwe Hermann5d7a1c82008-10-31 18:41:09 +0000659 .device = 0x27b8,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000660};
661
Uwe Hermannbddc6932008-10-29 13:51:31 +0000662/* 82801GBM/GU (ICH7-M/ICH7-U) */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000663static const struct pci_driver ich7m_ich7u_lpc __pci_driver = {
664 .ops = &device_ops,
665 .vendor = PCI_VENDOR_ID_INTEL,
Uwe Hermann5d7a1c82008-10-31 18:41:09 +0000666 .device = 0x27b9,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000667};
668
Uwe Hermannbddc6932008-10-29 13:51:31 +0000669/* 82801GHM (ICH7-M DH) */
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000670static const struct pci_driver ich7m_dh_lpc __pci_driver = {
671 .ops = &device_ops,
672 .vendor = PCI_VENDOR_ID_INTEL,
Uwe Hermann5d7a1c82008-10-31 18:41:09 +0000673 .device = 0x27bd,
Stefan Reinauerdebb11f2008-10-29 04:46:52 +0000674};