blob: f4f974a849faa5778d5b965ab4944d4d01391a14 [file] [log] [blame]
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +00001/*
2 * This file is part of the coreboot project.
Stefan Reinauer5ff7c132011-10-31 12:56:45 -07003 *
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +00004 * Copyright (C) 2007-2009 coresystems GmbH
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; version 2 of
9 * the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000015 */
16
Arthur Heymansc5839202019-11-12 23:48:42 +010017#include <bootblock_common.h>
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000018#include <stdint.h>
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000019#include <arch/io.h>
Kyösti Mälkki7fbed222019-07-11 08:14:07 +030020#include <delay.h>
Kyösti Mälkki3855c012019-03-03 08:45:19 +020021#include <device/pnp_ops.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020022#include <device/pci_ops.h>
Kyösti Mälkkicbf95712020-01-05 08:05:45 +020023#include <option.h>
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000024#include <console/console.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110025#include <northbridge/intel/i945/i945.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110026#include <southbridge/intel/i82801gx/i82801gx.h>
Patrick Georgid0835952010-10-05 09:07:10 +000027
Arthur Heymansdc584c32019-11-12 20:37:21 +010028void mainboard_pre_raminit_config(int s3_resume)
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000029{
30 u32 gpios;
31
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000032 printk(BIOS_SPEW, "\n Initializing drive bay...\n");
33 gpios = inl(DEFAULT_GPIOBASE + 0x38); // GPIO Level 2
34 gpios |= (1 << 0); // GPIO33 = ODD
35 gpios |= (1 << 1); // GPIO34 = IDE_RST#
36 outl(gpios, DEFAULT_GPIOBASE + 0x38); /* GP_LVL2 */
37
38 gpios = inl(DEFAULT_GPIOBASE + 0x0c); // GPIO Level
39 gpios &= ~(1 << 13); // ??
40 outl(gpios, DEFAULT_GPIOBASE + 0x0c); /* GP_LVL */
41
42 printk(BIOS_SPEW, "\n Initializing Ethernet NIC...\n");
43 gpios = inl(DEFAULT_GPIOBASE + 0x0c); // GPIO Level
44 gpios &= ~(1 << 24); // Enable LAN Power
45 outl(gpios, DEFAULT_GPIOBASE + 0x0c); /* GP_LVL */
46}
47
Arthur Heymansfecf7772019-11-09 14:19:04 +010048/* Override the default lpc decode ranges */
Arthur Heymansdc584c32019-11-12 20:37:21 +010049void mainboard_lpc_decode(void)
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000050{
Patrick Georgia4700192011-01-27 07:39:38 +000051 int lpt_en = 0;
Kyösti Mälkkibee82ab2019-12-26 10:57:43 +020052 u8 val;
53
54 if (get_option(&val, "lpt") == CB_SUCCESS && val)
55 lpt_en = LPT_LPC_EN; /* enable LPT */
Arthur Heymansb451df22017-08-15 20:59:09 +020056
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000057 // decode range
Arthur Heymansb451df22017-08-15 20:59:09 +020058 pci_write_config16(PCI_DEV(0, 0x1f, 0), LPC_IO_DEC, 0x0007);
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000059 // decode range
Arthur Heymansfecf7772019-11-09 14:19:04 +010060 pci_update_config32(PCI_DEV(0, 0x1f, 0), LPC_EN, ~LPT_LPC_EN, lpt_en);
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000061}
62
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000063/* This box has two superios, so enabling serial becomes slightly excessive.
64 * We disable a lot of stuff to make sure that there are no conflicts between
65 * the two. Also set up the GPIOs from the beginning. This is the "no schematic
66 * but safe anyways" method.
67 */
Antonello Dettori771d7ec2016-11-08 18:44:46 +010068static void pnp_enter_ext_func_mode(pnp_devfn_t dev)
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000069{
70 unsigned int port = dev >> 8;
71 outb(0x55, port);
72}
73
Antonello Dettori771d7ec2016-11-08 18:44:46 +010074static void pnp_exit_ext_func_mode(pnp_devfn_t dev)
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000075{
76 unsigned int port = dev >> 8;
77 outb(0xaa, port);
78}
79
Arthur Heymansc5839202019-11-12 23:48:42 +010080void bootblock_mainboard_early_init(void)
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000081{
Antonello Dettori771d7ec2016-11-08 18:44:46 +010082 pnp_devfn_t dev;
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000083
Elyes HAOUAS531b87a2016-09-19 09:46:33 -060084 dev = PNP_DEV(0x4e, 0x00);
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000085
86 pnp_enter_ext_func_mode(dev);
Elyes HAOUASd6c8bdc2019-10-11 13:58:29 +020087 pnp_write_config(dev, 0x02, 0x0e); // UART power
88 pnp_write_config(dev, 0x1b, (0x3e8 >> 2)); // UART3 base
89 pnp_write_config(dev, 0x1c, (0x2e8 >> 2)); // UART4 base
90 pnp_write_config(dev, 0x1d, (5 << 4) | 11); // UART3,4 IRQ
91 pnp_write_config(dev, 0x1e, 1); // no 32khz clock
92 pnp_write_config(dev, 0x24, (0x3f8 >> 2)); // UART1 base
93 pnp_write_config(dev, 0x28, (4 << 4) | 0); // UART1,2 IRQ
94 pnp_write_config(dev, 0x2c, 0); // DMA0 FIR
95 pnp_write_config(dev, 0x30, (0x600 >> 4)); // Runtime Register Block Base
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000096
Elyes HAOUASd6c8bdc2019-10-11 13:58:29 +020097 pnp_write_config(dev, 0x31, 0xce); // GPIO1 DIR
98 pnp_write_config(dev, 0x32, 0x00); // GPIO1 POL
99 pnp_write_config(dev, 0x33, 0x0f); // GPIO2 DIR
100 pnp_write_config(dev, 0x34, 0x00); // GPIO2 POL
101 pnp_write_config(dev, 0x35, 0xa8); // GPIO3 DIR
102 pnp_write_config(dev, 0x36, 0x00); // GPIO3 POL
103 pnp_write_config(dev, 0x37, 0xa8); // GPIO4 DIR
104 pnp_write_config(dev, 0x38, 0x00); // GPIO4 POL
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +0000105
Elyes HAOUASd6c8bdc2019-10-11 13:58:29 +0200106 pnp_write_config(dev, 0x39, 0x00); // GPIO1 OUT
107 pnp_write_config(dev, 0x40, 0x80); // GPIO2/MISC OUT
108 pnp_write_config(dev, 0x41, 0x00); // GPIO5 OUT
109 pnp_write_config(dev, 0x42, 0xa8); // GPIO5 DIR
110 pnp_write_config(dev, 0x43, 0x00); // GPIO5 POL
111 pnp_write_config(dev, 0x44, 0x00); // GPIO ALT1
112 pnp_write_config(dev, 0x45, 0x50); // GPIO ALT2
113 pnp_write_config(dev, 0x46, 0x00); // GPIO ALT3
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +0000114
Elyes HAOUASd6c8bdc2019-10-11 13:58:29 +0200115 pnp_write_config(dev, 0x48, 0x55); // GPIO ALT5
116 pnp_write_config(dev, 0x49, 0x55); // GPIO ALT6
117 pnp_write_config(dev, 0x4a, 0x55); // GPIO ALT7
118 pnp_write_config(dev, 0x4b, 0x55); // GPIO ALT8
119 pnp_write_config(dev, 0x4c, 0x55); // GPIO ALT9
120 pnp_write_config(dev, 0x4d, 0x55); // GPIO ALT10
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +0000121
122 pnp_exit_ext_func_mode(dev);
123}
124
Arthur Heymansdc584c32019-11-12 20:37:21 +0100125void mainboard_late_rcba_config(void)
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +0000126{
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +0000127 /* Device 1f interrupt pin register */
Arthur Heymansb451df22017-08-15 20:59:09 +0200128 RCBA32(D31IP) = 0x00042220;
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +0000129 /* Device 1d interrupt pin register */
Arthur Heymansb451df22017-08-15 20:59:09 +0200130 RCBA32(D28IP) = 0x00214321;
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +0000131
132 /* dev irq route register */
Arthur Heymansb451df22017-08-15 20:59:09 +0200133 RCBA16(D31IR) = 0x0232;
134 RCBA16(D30IR) = 0x3246;
135 RCBA16(D29IR) = 0x0237;
136 RCBA16(D28IR) = 0x3201;
137 RCBA16(D27IR) = 0x3216;
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +0000138
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +0000139 /* Disable unused devices */
Arthur Heymans6267f5d2018-12-15 23:46:48 +0100140 RCBA32(FD) |= FD_INTLAN;
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +0000141
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +0000142 /* This should probably go into the ACPI enable trap */
143 /* Set up I/O Trap #0 for 0xfe00 (SMIC) */
144 RCBA32(0x1e84) = 0x00020001;
145 RCBA32(0x1e80) = 0x0000fe01;
146
147 /* Set up I/O Trap #3 for 0x800-0x80c (Trap) */
148 RCBA32(0x1e9c) = 0x000200f0;
149 RCBA32(0x1e98) = 0x000c0801;
150}