blob: 2da9d06ff9d55151178806d2f51483098ebcba00 [file] [log] [blame]
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +00001/*
2 * This file is part of the coreboot project.
Stefan Reinauer5ff7c132011-10-31 12:56:45 -07003 *
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +00004 * Copyright (C) 2007-2009 coresystems GmbH
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; version 2 of
9 * the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000015 */
16
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000017#include <stdint.h>
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000018#include <arch/io.h>
Kyösti Mälkki7fbed222019-07-11 08:14:07 +030019#include <delay.h>
Kyösti Mälkki3855c012019-03-03 08:45:19 +020020#include <device/pnp_ops.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020021#include <device/pci_ops.h>
Edwin Beasanteb50c7d2010-07-06 21:05:04 +000022#include <pc80/mc146818rtc.h>
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000023#include <console/console.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110024#include <northbridge/intel/i945/i945.h>
Edward O'Callaghan77757c22015-01-04 21:33:39 +110025#include <southbridge/intel/i82801gx/i82801gx.h>
Patrick Georgia4700192011-01-27 07:39:38 +000026#include "option_table.h"
Patrick Georgid0835952010-10-05 09:07:10 +000027
Arthur Heymansdc584c32019-11-12 20:37:21 +010028void mainboard_pre_raminit_config(int s3_resume)
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000029{
30 u32 gpios;
31
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000032 printk(BIOS_SPEW, "\n Initializing drive bay...\n");
33 gpios = inl(DEFAULT_GPIOBASE + 0x38); // GPIO Level 2
34 gpios |= (1 << 0); // GPIO33 = ODD
35 gpios |= (1 << 1); // GPIO34 = IDE_RST#
36 outl(gpios, DEFAULT_GPIOBASE + 0x38); /* GP_LVL2 */
37
38 gpios = inl(DEFAULT_GPIOBASE + 0x0c); // GPIO Level
39 gpios &= ~(1 << 13); // ??
40 outl(gpios, DEFAULT_GPIOBASE + 0x0c); /* GP_LVL */
41
42 printk(BIOS_SPEW, "\n Initializing Ethernet NIC...\n");
43 gpios = inl(DEFAULT_GPIOBASE + 0x0c); // GPIO Level
44 gpios &= ~(1 << 24); // Enable LAN Power
45 outl(gpios, DEFAULT_GPIOBASE + 0x0c); /* GP_LVL */
46}
47
Arthur Heymansfecf7772019-11-09 14:19:04 +010048/* Override the default lpc decode ranges */
Arthur Heymansdc584c32019-11-12 20:37:21 +010049void mainboard_lpc_decode(void)
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000050{
Patrick Georgia4700192011-01-27 07:39:38 +000051 int lpt_en = 0;
Arthur Heymansb451df22017-08-15 20:59:09 +020052 if (read_option(lpt, 0) != 0)
53 lpt_en = LPT_LPC_EN;
54
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000055 // decode range
Arthur Heymansb451df22017-08-15 20:59:09 +020056 pci_write_config16(PCI_DEV(0, 0x1f, 0), LPC_IO_DEC, 0x0007);
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000057 // decode range
Arthur Heymansfecf7772019-11-09 14:19:04 +010058 pci_update_config32(PCI_DEV(0, 0x1f, 0), LPC_EN, ~LPT_LPC_EN, lpt_en);
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000059}
60
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000061/* This box has two superios, so enabling serial becomes slightly excessive.
62 * We disable a lot of stuff to make sure that there are no conflicts between
63 * the two. Also set up the GPIOs from the beginning. This is the "no schematic
64 * but safe anyways" method.
65 */
Antonello Dettori771d7ec2016-11-08 18:44:46 +010066static void pnp_enter_ext_func_mode(pnp_devfn_t dev)
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000067{
68 unsigned int port = dev >> 8;
69 outb(0x55, port);
70}
71
Antonello Dettori771d7ec2016-11-08 18:44:46 +010072static void pnp_exit_ext_func_mode(pnp_devfn_t dev)
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000073{
74 unsigned int port = dev >> 8;
75 outb(0xaa, port);
76}
77
Arthur Heymansdc584c32019-11-12 20:37:21 +010078void mainboard_superio_config(void)
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000079{
Antonello Dettori771d7ec2016-11-08 18:44:46 +010080 pnp_devfn_t dev;
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000081
Elyes HAOUAS531b87a2016-09-19 09:46:33 -060082 dev = PNP_DEV(0x4e, 0x00);
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000083
84 pnp_enter_ext_func_mode(dev);
Elyes HAOUASd6c8bdc2019-10-11 13:58:29 +020085 pnp_write_config(dev, 0x02, 0x0e); // UART power
86 pnp_write_config(dev, 0x1b, (0x3e8 >> 2)); // UART3 base
87 pnp_write_config(dev, 0x1c, (0x2e8 >> 2)); // UART4 base
88 pnp_write_config(dev, 0x1d, (5 << 4) | 11); // UART3,4 IRQ
89 pnp_write_config(dev, 0x1e, 1); // no 32khz clock
90 pnp_write_config(dev, 0x24, (0x3f8 >> 2)); // UART1 base
91 pnp_write_config(dev, 0x28, (4 << 4) | 0); // UART1,2 IRQ
92 pnp_write_config(dev, 0x2c, 0); // DMA0 FIR
93 pnp_write_config(dev, 0x30, (0x600 >> 4)); // Runtime Register Block Base
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +000094
Elyes HAOUASd6c8bdc2019-10-11 13:58:29 +020095 pnp_write_config(dev, 0x31, 0xce); // GPIO1 DIR
96 pnp_write_config(dev, 0x32, 0x00); // GPIO1 POL
97 pnp_write_config(dev, 0x33, 0x0f); // GPIO2 DIR
98 pnp_write_config(dev, 0x34, 0x00); // GPIO2 POL
99 pnp_write_config(dev, 0x35, 0xa8); // GPIO3 DIR
100 pnp_write_config(dev, 0x36, 0x00); // GPIO3 POL
101 pnp_write_config(dev, 0x37, 0xa8); // GPIO4 DIR
102 pnp_write_config(dev, 0x38, 0x00); // GPIO4 POL
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +0000103
Elyes HAOUASd6c8bdc2019-10-11 13:58:29 +0200104 pnp_write_config(dev, 0x39, 0x00); // GPIO1 OUT
105 pnp_write_config(dev, 0x40, 0x80); // GPIO2/MISC OUT
106 pnp_write_config(dev, 0x41, 0x00); // GPIO5 OUT
107 pnp_write_config(dev, 0x42, 0xa8); // GPIO5 DIR
108 pnp_write_config(dev, 0x43, 0x00); // GPIO5 POL
109 pnp_write_config(dev, 0x44, 0x00); // GPIO ALT1
110 pnp_write_config(dev, 0x45, 0x50); // GPIO ALT2
111 pnp_write_config(dev, 0x46, 0x00); // GPIO ALT3
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +0000112
Elyes HAOUASd6c8bdc2019-10-11 13:58:29 +0200113 pnp_write_config(dev, 0x48, 0x55); // GPIO ALT5
114 pnp_write_config(dev, 0x49, 0x55); // GPIO ALT6
115 pnp_write_config(dev, 0x4a, 0x55); // GPIO ALT7
116 pnp_write_config(dev, 0x4b, 0x55); // GPIO ALT8
117 pnp_write_config(dev, 0x4c, 0x55); // GPIO ALT9
118 pnp_write_config(dev, 0x4d, 0x55); // GPIO ALT10
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +0000119
120 pnp_exit_ext_func_mode(dev);
121}
122
Arthur Heymansdc584c32019-11-12 20:37:21 +0100123void mainboard_late_rcba_config(void)
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +0000124{
125 /* Set up virtual channel 0 */
126 //RCBA32(0x0014) = 0x80000001;
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +0000127
128 /* Device 1f interrupt pin register */
Arthur Heymansb451df22017-08-15 20:59:09 +0200129 RCBA32(D31IP) = 0x00042220;
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +0000130 /* Device 1d interrupt pin register */
Arthur Heymansb451df22017-08-15 20:59:09 +0200131 RCBA32(D28IP) = 0x00214321;
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +0000132
133 /* dev irq route register */
Arthur Heymansb451df22017-08-15 20:59:09 +0200134 RCBA16(D31IR) = 0x0232;
135 RCBA16(D30IR) = 0x3246;
136 RCBA16(D29IR) = 0x0237;
137 RCBA16(D28IR) = 0x3201;
138 RCBA16(D27IR) = 0x3216;
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +0000139
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +0000140 /* Disable unused devices */
Arthur Heymans6267f5d2018-12-15 23:46:48 +0100141 RCBA32(FD) |= FD_INTLAN;
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +0000142
143 /* Enable PCIe Root Port Clock Gate */
144 // RCBA32(0x341c) = 0x00000001;
145
Stefan Reinauer7cfa7f92010-05-16 14:24:41 +0000146 /* This should probably go into the ACPI enable trap */
147 /* Set up I/O Trap #0 for 0xfe00 (SMIC) */
148 RCBA32(0x1e84) = 0x00020001;
149 RCBA32(0x1e80) = 0x0000fe01;
150
151 /* Set up I/O Trap #3 for 0x800-0x80c (Trap) */
152 RCBA32(0x1e9c) = 0x000200f0;
153 RCBA32(0x1e98) = 0x000c0801;
154}