Stefan Reinauer | 7cfa7f9 | 2010-05-16 14:24:41 +0000 | [diff] [blame] | 1 | /* |
| 2 | * This file is part of the coreboot project. |
Stefan Reinauer | 5ff7c13 | 2011-10-31 12:56:45 -0700 | [diff] [blame] | 3 | * |
Stefan Reinauer | 7cfa7f9 | 2010-05-16 14:24:41 +0000 | [diff] [blame] | 4 | * Copyright (C) 2007-2009 coresystems GmbH |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or |
| 7 | * modify it under the terms of the GNU General Public License as |
| 8 | * published by the Free Software Foundation; version 2 of |
| 9 | * the License. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License |
| 17 | * along with this program; if not, write to the Free Software |
| 18 | * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, |
| 19 | * MA 02110-1301 USA |
| 20 | */ |
| 21 | |
Stefan Reinauer | 7cfa7f9 | 2010-05-16 14:24:41 +0000 | [diff] [blame] | 22 | #include <stdint.h> |
| 23 | #include <string.h> |
| 24 | #include <arch/io.h> |
Stefan Reinauer | 7cfa7f9 | 2010-05-16 14:24:41 +0000 | [diff] [blame] | 25 | #include <device/pci_def.h> |
| 26 | #include <device/pnp_def.h> |
| 27 | #include <cpu/x86/lapic.h> |
Patrick Georgi | d083595 | 2010-10-05 09:07:10 +0000 | [diff] [blame] | 28 | #include <lib.h> |
Kyösti Mälkki | 12d681b | 2014-06-14 18:51:34 +0300 | [diff] [blame] | 29 | #include <arch/acpi.h> |
Kyösti Mälkki | a7c9611 | 2013-10-13 20:41:57 +0300 | [diff] [blame] | 30 | #include <cbmem.h> |
Edwin Beasant | eb50c7d | 2010-07-06 21:05:04 +0000 | [diff] [blame] | 31 | #include <pc80/mc146818rtc.h> |
Stefan Reinauer | 7cfa7f9 | 2010-05-16 14:24:41 +0000 | [diff] [blame] | 32 | #include <console/console.h> |
| 33 | #include <cpu/x86/bist.h> |
Patrick Georgi | 546953c | 2014-11-29 10:38:17 +0100 | [diff] [blame] | 34 | #include <halt.h> |
Edward O'Callaghan | 77757c2 | 2015-01-04 21:33:39 +1100 | [diff] [blame^] | 35 | #include <northbridge/intel/i945/i945.h> |
| 36 | #include <northbridge/intel/i945/raminit.h> |
| 37 | #include <southbridge/intel/i82801gx/i82801gx.h> |
Patrick Georgi | a470019 | 2011-01-27 07:39:38 +0000 | [diff] [blame] | 38 | #include "option_table.h" |
Patrick Georgi | d083595 | 2010-10-05 09:07:10 +0000 | [diff] [blame] | 39 | |
Patrick Georgi | d083595 | 2010-10-05 09:07:10 +0000 | [diff] [blame] | 40 | void setup_ich7_gpios(void) |
Stefan Reinauer | 7cfa7f9 | 2010-05-16 14:24:41 +0000 | [diff] [blame] | 41 | { |
| 42 | u32 gpios; |
| 43 | |
| 44 | printk(BIOS_DEBUG, " GPIOS..."); |
| 45 | /* General Registers */ |
| 46 | outl(0x1f28f7c2, DEFAULT_GPIOBASE + 0x00); /* GPIO_USE_SEL */ |
| 47 | outl(0xe0e809c3, DEFAULT_GPIOBASE + 0x04); /* GP_IO_SEL */ |
| 48 | // Power On value is eede1fbf, we set: (TODO explain why) |
| 49 | // -- [21] = 1 |
| 50 | // -- [20] = 0 |
| 51 | // -- [18] = 0 |
| 52 | // -- [17] = 0 |
| 53 | // -- [13] = 1 |
| 54 | // -- [05] = 0 |
| 55 | // -- [04] = 0 |
| 56 | // -- [03] = 0 |
| 57 | // -- [02] = 0 |
| 58 | // We should probably do this explicitly bitwise, see below. |
| 59 | outl(0xeee83f83, DEFAULT_GPIOBASE + 0x0c); /* GP_LVL */ |
| 60 | /* Output Control Registers */ |
| 61 | outl(0x00000000, DEFAULT_GPIOBASE + 0x18); /* GPO_BLINK */ |
| 62 | /* Input Control Registers */ |
| 63 | outl(0x00000180, DEFAULT_GPIOBASE + 0x2c); /* GPI_INV */ |
| 64 | outl(0x000000e6, DEFAULT_GPIOBASE + 0x30); /* GPIO_USE_SEL2 */ |
| 65 | outl(0x000000d0, DEFAULT_GPIOBASE + 0x34); /* GP_IO_SEL2 */ |
| 66 | outl(0x00000034, DEFAULT_GPIOBASE + 0x38); /* GP_LVL2 */ |
| 67 | |
| 68 | printk(BIOS_SPEW, "\n Initializing drive bay...\n"); |
| 69 | gpios = inl(DEFAULT_GPIOBASE + 0x38); // GPIO Level 2 |
| 70 | gpios |= (1 << 0); // GPIO33 = ODD |
| 71 | gpios |= (1 << 1); // GPIO34 = IDE_RST# |
| 72 | outl(gpios, DEFAULT_GPIOBASE + 0x38); /* GP_LVL2 */ |
| 73 | |
| 74 | gpios = inl(DEFAULT_GPIOBASE + 0x0c); // GPIO Level |
| 75 | gpios &= ~(1 << 13); // ?? |
| 76 | outl(gpios, DEFAULT_GPIOBASE + 0x0c); /* GP_LVL */ |
| 77 | |
| 78 | printk(BIOS_SPEW, "\n Initializing Ethernet NIC...\n"); |
| 79 | gpios = inl(DEFAULT_GPIOBASE + 0x0c); // GPIO Level |
| 80 | gpios &= ~(1 << 24); // Enable LAN Power |
| 81 | outl(gpios, DEFAULT_GPIOBASE + 0x0c); /* GP_LVL */ |
| 82 | } |
| 83 | |
Stefan Reinauer | 7cfa7f9 | 2010-05-16 14:24:41 +0000 | [diff] [blame] | 84 | static void ich7_enable_lpc(void) |
| 85 | { |
Patrick Georgi | a470019 | 2011-01-27 07:39:38 +0000 | [diff] [blame] | 86 | int lpt_en = 0; |
Patrick Georgi | b251753 | 2011-05-10 21:53:13 +0000 | [diff] [blame] | 87 | if (read_option(lpt, 0) != 0) { |
Patrick Georgi | a470019 | 2011-01-27 07:39:38 +0000 | [diff] [blame] | 88 | lpt_en = 1<<2; // enable LPT |
| 89 | } |
Stefan Reinauer | 7cfa7f9 | 2010-05-16 14:24:41 +0000 | [diff] [blame] | 90 | // Enable Serial IRQ |
| 91 | pci_write_config8(PCI_DEV(0, 0x1f, 0), 0x64, 0xd0); |
| 92 | // decode range |
| 93 | pci_write_config16(PCI_DEV(0, 0x1f, 0), 0x80, 0x0007); |
| 94 | // decode range |
Patrick Georgi | a470019 | 2011-01-27 07:39:38 +0000 | [diff] [blame] | 95 | pci_write_config16(PCI_DEV(0, 0x1f, 0), 0x82, 0x3f0b | lpt_en); |
Stefan Reinauer | 7cfa7f9 | 2010-05-16 14:24:41 +0000 | [diff] [blame] | 96 | // Enable 0x02e0 - 0x2ff |
| 97 | pci_write_config32(PCI_DEV(0, 0x1f, 0), 0x84, 0x001c02e1); |
| 98 | // Enable 0x600 - 0x6ff |
| 99 | pci_write_config32(PCI_DEV(0, 0x1f, 0), 0x88, 0x00fc0601); |
| 100 | // Enable 0x68 - 0x6f |
| 101 | pci_write_config32(PCI_DEV(0, 0x1f, 0), 0x8c, 0x00040069); |
| 102 | } |
| 103 | |
Stefan Reinauer | 7cfa7f9 | 2010-05-16 14:24:41 +0000 | [diff] [blame] | 104 | /* This box has two superios, so enabling serial becomes slightly excessive. |
| 105 | * We disable a lot of stuff to make sure that there are no conflicts between |
| 106 | * the two. Also set up the GPIOs from the beginning. This is the "no schematic |
| 107 | * but safe anyways" method. |
| 108 | */ |
| 109 | static void pnp_enter_ext_func_mode(device_t dev) |
| 110 | { |
| 111 | unsigned int port = dev >> 8; |
| 112 | outb(0x55, port); |
| 113 | } |
| 114 | |
| 115 | static void pnp_exit_ext_func_mode(device_t dev) |
| 116 | { |
| 117 | unsigned int port = dev >> 8; |
| 118 | outb(0xaa, port); |
| 119 | } |
| 120 | |
| 121 | static void pnp_write_register(device_t dev, int reg, int val) |
| 122 | { |
| 123 | unsigned int port = dev >> 8; |
| 124 | outb(reg, port); |
| 125 | outb(val, port+1); |
| 126 | } |
| 127 | |
| 128 | static void early_superio_config(void) |
| 129 | { |
| 130 | device_t dev; |
| 131 | |
| 132 | dev=PNP_DEV(0x4e, 0x00); |
| 133 | |
| 134 | pnp_enter_ext_func_mode(dev); |
| 135 | pnp_write_register(dev, 0x02, 0x0e); // UART power |
| 136 | pnp_write_register(dev, 0x1b, (0x3e8 >> 2)); // UART3 base |
| 137 | pnp_write_register(dev, 0x1c, (0x2e8 >> 2)); // UART4 base |
| 138 | pnp_write_register(dev, 0x1d, (5 << 4) | 11); // UART3,4 IRQ |
| 139 | pnp_write_register(dev, 0x1e, 1); // no 32khz clock |
| 140 | pnp_write_register(dev, 0x24, (0x3f8 >> 2)); // UART1 base |
| 141 | pnp_write_register(dev, 0x28, (4 << 4) | 0); // UART1,2 IRQ |
| 142 | pnp_write_register(dev, 0x2c, 0); // DMA0 FIR |
| 143 | pnp_write_register(dev, 0x30, (0x600 >> 4)); // Runtime Register Block Base |
| 144 | |
| 145 | pnp_write_register(dev, 0x31, 0xce); // GPIO1 DIR |
| 146 | pnp_write_register(dev, 0x32, 0x00); // GPIO1 POL |
| 147 | pnp_write_register(dev, 0x33, 0x0f); // GPIO2 DIR |
| 148 | pnp_write_register(dev, 0x34, 0x00); // GPIO2 POL |
| 149 | pnp_write_register(dev, 0x35, 0xa8); // GPIO3 DIR |
| 150 | pnp_write_register(dev, 0x36, 0x00); // GPIO3 POL |
| 151 | pnp_write_register(dev, 0x37, 0xa8); // GPIO4 DIR |
| 152 | pnp_write_register(dev, 0x38, 0x00); // GPIO4 POL |
| 153 | |
| 154 | pnp_write_register(dev, 0x39, 0x00); // GPIO1 OUT |
| 155 | pnp_write_register(dev, 0x40, 0x80); // GPIO2/MISC OUT |
| 156 | pnp_write_register(dev, 0x41, 0x00); // GPIO5 OUT |
| 157 | pnp_write_register(dev, 0x42, 0xa8); // GPIO5 DIR |
| 158 | pnp_write_register(dev, 0x43, 0x00); // GPIO5 POL |
| 159 | pnp_write_register(dev, 0x44, 0x00); // GPIO ALT1 |
| 160 | pnp_write_register(dev, 0x45, 0x50); // GPIO ALT2 |
| 161 | pnp_write_register(dev, 0x46, 0x00); // GPIO ALT3 |
| 162 | |
| 163 | pnp_write_register(dev, 0x48, 0x55); // GPIO ALT5 |
| 164 | pnp_write_register(dev, 0x49, 0x55); // GPIO ALT6 |
| 165 | pnp_write_register(dev, 0x4a, 0x55); // GPIO ALT7 |
| 166 | pnp_write_register(dev, 0x4b, 0x55); // GPIO ALT8 |
| 167 | pnp_write_register(dev, 0x4c, 0x55); // GPIO ALT9 |
| 168 | pnp_write_register(dev, 0x4d, 0x55); // GPIO ALT10 |
| 169 | |
| 170 | pnp_exit_ext_func_mode(dev); |
| 171 | } |
| 172 | |
| 173 | static void rcba_config(void) |
| 174 | { |
| 175 | /* Set up virtual channel 0 */ |
| 176 | //RCBA32(0x0014) = 0x80000001; |
| 177 | //RCBA32(0x001c) = 0x03128010; |
| 178 | |
| 179 | /* Device 1f interrupt pin register */ |
| 180 | RCBA32(0x3100) = 0x00042220; |
| 181 | /* Device 1d interrupt pin register */ |
| 182 | RCBA32(0x310c) = 0x00214321; |
| 183 | |
| 184 | /* dev irq route register */ |
| 185 | RCBA16(0x3140) = 0x0232; |
| 186 | RCBA16(0x3142) = 0x3246; |
| 187 | RCBA16(0x3144) = 0x0237; |
| 188 | RCBA16(0x3146) = 0x3201; |
| 189 | RCBA16(0x3148) = 0x3216; |
| 190 | |
| 191 | /* Enable IOAPIC */ |
| 192 | RCBA8(0x31ff) = 0x03; |
| 193 | |
Stefan Reinauer | 7cfa7f9 | 2010-05-16 14:24:41 +0000 | [diff] [blame] | 194 | /* Disable unused devices */ |
| 195 | RCBA32(0x3418) = FD_PCIE6 | FD_PCIE5 | FD_INTLAN | FD_ACMOD | FD_ACAUD | FD_PATA; |
| 196 | RCBA32(0x3418) |= (1 << 0); // Required. |
| 197 | |
| 198 | /* Enable PCIe Root Port Clock Gate */ |
| 199 | // RCBA32(0x341c) = 0x00000001; |
| 200 | |
| 201 | |
| 202 | /* This should probably go into the ACPI enable trap */ |
| 203 | /* Set up I/O Trap #0 for 0xfe00 (SMIC) */ |
| 204 | RCBA32(0x1e84) = 0x00020001; |
| 205 | RCBA32(0x1e80) = 0x0000fe01; |
| 206 | |
| 207 | /* Set up I/O Trap #3 for 0x800-0x80c (Trap) */ |
| 208 | RCBA32(0x1e9c) = 0x000200f0; |
| 209 | RCBA32(0x1e98) = 0x000c0801; |
| 210 | } |
| 211 | |
| 212 | static void early_ich7_init(void) |
| 213 | { |
| 214 | uint8_t reg8; |
| 215 | uint32_t reg32; |
| 216 | |
| 217 | // program secondary mlt XXX byte? |
| 218 | pci_write_config8(PCI_DEV(0, 0x1e, 0), 0x1b, 0x20); |
| 219 | |
| 220 | // reset rtc power status |
| 221 | reg8 = pci_read_config8(PCI_DEV(0, 0x1f, 0), 0xa4); |
| 222 | reg8 &= ~(1 << 2); |
| 223 | pci_write_config8(PCI_DEV(0, 0x1f, 0), 0xa4, reg8); |
| 224 | |
| 225 | // usb transient disconnect |
| 226 | reg8 = pci_read_config8(PCI_DEV(0, 0x1f, 0), 0xad); |
| 227 | reg8 |= (3 << 0); |
| 228 | pci_write_config8(PCI_DEV(0, 0x1f, 0), 0xad, reg8); |
| 229 | |
| 230 | reg32 = pci_read_config32(PCI_DEV(0, 0x1d, 7), 0xfc); |
| 231 | reg32 |= (1 << 29) | (1 << 17); |
| 232 | pci_write_config32(PCI_DEV(0, 0x1d, 7), 0xfc, reg32); |
| 233 | |
| 234 | reg32 = pci_read_config32(PCI_DEV(0, 0x1d, 7), 0xdc); |
| 235 | reg32 |= (1 << 31) | (1 << 27); |
| 236 | pci_write_config32(PCI_DEV(0, 0x1d, 7), 0xdc, reg32); |
| 237 | |
| 238 | RCBA32(0x0088) = 0x0011d000; |
| 239 | RCBA16(0x01fc) = 0x060f; |
| 240 | RCBA32(0x01f4) = 0x86000040; |
| 241 | RCBA32(0x0214) = 0x10030549; |
| 242 | RCBA32(0x0218) = 0x00020504; |
| 243 | RCBA8(0x0220) = 0xc5; |
| 244 | reg32 = RCBA32(0x3410); |
| 245 | reg32 |= (1 << 6); |
| 246 | RCBA32(0x3410) = reg32; |
| 247 | reg32 = RCBA32(0x3430); |
| 248 | reg32 &= ~(3 << 0); |
| 249 | reg32 |= (1 << 0); |
| 250 | RCBA32(0x3430) = reg32; |
| 251 | RCBA32(0x3418) |= (1 << 0); |
| 252 | RCBA16(0x0200) = 0x2008; |
| 253 | RCBA8(0x2027) = 0x0d; |
| 254 | RCBA16(0x3e08) |= (1 << 7); |
| 255 | RCBA16(0x3e48) |= (1 << 7); |
| 256 | RCBA32(0x3e0e) |= (1 << 7); |
| 257 | RCBA32(0x3e4e) |= (1 << 7); |
| 258 | |
| 259 | // next step only on ich7m b0 and later: |
| 260 | reg32 = RCBA32(0x2034); |
| 261 | reg32 &= ~(0x0f << 16); |
| 262 | reg32 |= (5 << 16); |
| 263 | RCBA32(0x2034) = reg32; |
| 264 | } |
| 265 | |
Aaron Durbin | a0a3727 | 2014-08-14 08:35:11 -0500 | [diff] [blame] | 266 | #include <cpu/intel/romstage.h> |
Stefan Reinauer | 7cfa7f9 | 2010-05-16 14:24:41 +0000 | [diff] [blame] | 267 | void main(unsigned long bist) |
| 268 | { |
Vladimir Serbinenko | 5560188 | 2014-10-15 20:17:51 +0200 | [diff] [blame] | 269 | int s3resume = 0; |
Stefan Reinauer | 7cfa7f9 | 2010-05-16 14:24:41 +0000 | [diff] [blame] | 270 | |
Uwe Hermann | 7b99705 | 2010-11-21 22:47:22 +0000 | [diff] [blame] | 271 | if (bist == 0) |
Stefan Reinauer | 7cfa7f9 | 2010-05-16 14:24:41 +0000 | [diff] [blame] | 272 | enable_lapic(); |
Stefan Reinauer | 7cfa7f9 | 2010-05-16 14:24:41 +0000 | [diff] [blame] | 273 | |
| 274 | #if 0 |
| 275 | /* Force PCIRST# */ |
| 276 | pci_write_config16(PCI_DEV(0, 0x1e, 0), BCTRL, SBR); |
Stefan Reinauer | bc8613e | 2010-08-25 18:35:42 +0000 | [diff] [blame] | 277 | udelay(200 * 1000); |
Stefan Reinauer | 7cfa7f9 | 2010-05-16 14:24:41 +0000 | [diff] [blame] | 278 | pci_write_config16(PCI_DEV(0, 0x1e, 0), BCTRL, 0); |
Stefan Reinauer | 7cfa7f9 | 2010-05-16 14:24:41 +0000 | [diff] [blame] | 279 | #endif |
| 280 | |
| 281 | ich7_enable_lpc(); |
| 282 | early_superio_config(); |
| 283 | |
| 284 | /* Set up the console */ |
Stefan Reinauer | 7cfa7f9 | 2010-05-16 14:24:41 +0000 | [diff] [blame] | 285 | console_init(); |
| 286 | |
| 287 | /* Halt if there was a built in self test failure */ |
| 288 | report_bist_failure(bist); |
| 289 | |
| 290 | if (MCHBAR16(SSKPD) == 0xCAFE) { |
| 291 | printk(BIOS_DEBUG, "soft reset detected, rebooting properly\n"); |
| 292 | outb(0x6, 0xcf9); |
Patrick Georgi | 546953c | 2014-11-29 10:38:17 +0100 | [diff] [blame] | 293 | halt(); |
Stefan Reinauer | 7cfa7f9 | 2010-05-16 14:24:41 +0000 | [diff] [blame] | 294 | } |
| 295 | |
| 296 | /* Perform some early chipset initialization required |
| 297 | * before RAM initialization can work |
| 298 | */ |
| 299 | i945_early_initialization(); |
| 300 | |
Vladimir Serbinenko | 5560188 | 2014-10-15 20:17:51 +0200 | [diff] [blame] | 301 | s3resume = southbridge_detect_s3_resume(); |
Stefan Reinauer | 7cfa7f9 | 2010-05-16 14:24:41 +0000 | [diff] [blame] | 302 | |
| 303 | /* Enable SPD ROMs and DDR-II DRAM */ |
| 304 | enable_smbus(); |
Stefan Reinauer | 5ff7c13 | 2011-10-31 12:56:45 -0700 | [diff] [blame] | 305 | |
Stefan Reinauer | 7cfa7f9 | 2010-05-16 14:24:41 +0000 | [diff] [blame] | 306 | #if CONFIG_DEFAULT_CONSOLE_LOGLEVEL > 8 |
| 307 | dump_spd_registers(); |
| 308 | #endif |
| 309 | |
Vladimir Serbinenko | 5560188 | 2014-10-15 20:17:51 +0200 | [diff] [blame] | 310 | sdram_initialize(s3resume ? 2 : 0, NULL); |
Stefan Reinauer | 7cfa7f9 | 2010-05-16 14:24:41 +0000 | [diff] [blame] | 311 | |
| 312 | /* Perform some initialization that must run before stage2 */ |
| 313 | early_ich7_init(); |
| 314 | |
Stefan Reinauer | 5ff7c13 | 2011-10-31 12:56:45 -0700 | [diff] [blame] | 315 | /* This should probably go away. Until now it is required |
| 316 | * and mainboard specific |
Stefan Reinauer | 7cfa7f9 | 2010-05-16 14:24:41 +0000 | [diff] [blame] | 317 | */ |
| 318 | rcba_config(); |
| 319 | |
| 320 | /* Chipset Errata! */ |
| 321 | fixup_i945_errata(); |
| 322 | |
| 323 | /* Initialize the internal PCIe links before we go into stage2 */ |
Vladimir Serbinenko | 5560188 | 2014-10-15 20:17:51 +0200 | [diff] [blame] | 324 | i945_late_initialization(s3resume); |
Stefan Reinauer | 7cfa7f9 | 2010-05-16 14:24:41 +0000 | [diff] [blame] | 325 | } |