blob: cf678176ab4752f550b237498e6593ee61914a18 [file] [log] [blame]
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07001/*
2 * Copyright (c) 2011 The Chromium OS Authors.
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +01003 * Copyright (C) 2009, 2010 Carl-Daniel Hailfinger
4 * Copyright (C) 2011 Stefan Tauner
Werner Zehf13a6f92018-11-14 10:55:52 +01005 * Copyright (C) 2018 Siemens AG
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07006 *
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -07007 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but without any warranty; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -070016 */
17
Arthur Heymans026863b2019-11-21 08:24:02 +010018#define __SIMPLE_DEVICE__
19
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -070020/* This file is derived from the flashrom project. */
21#include <stdint.h>
22#include <stdlib.h>
23#include <string.h>
David Hendricksf2612a12014-04-13 16:27:02 -070024#include <bootstate.h>
Furquan Shaikhde705fa2017-04-19 19:27:28 -070025#include <commonlib/helpers.h>
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -070026#include <delay.h>
Kyösti Mälkki13f66502019-03-03 08:01:05 +020027#include <device/mmio.h>
Kyösti Mälkkif1b58b72019-03-01 13:43:02 +020028#include <device/pci_ops.h>
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -070029#include <console/console.h>
Kyösti Mälkki7ba14402019-02-07 12:44:00 +020030#include <device/device.h>
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +010031#include <device/pci.h>
32#include <spi_flash.h>
Zheng Bao600784e2013-02-07 17:30:23 +080033#include <spi-generic.h>
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -070034
Arthur Heymans92185e32019-05-28 13:06:34 +020035#include "spi.h"
36
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +010037#define HSFC_FCYCLE_OFF 1 /* 1-2: FLASH Cycle */
38#define HSFC_FCYCLE (0x3 << HSFC_FCYCLE_OFF)
39#define HSFC_FDBC_OFF 8 /* 8-13: Flash Data Byte Count */
40#define HSFC_FDBC (0x3f << HSFC_FDBC_OFF)
41
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +010042static int spi_is_multichip(void);
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +010043
Arthur Heymansa9c1a5f2019-06-15 18:21:58 +020044struct ich7_spi_regs {
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -070045 uint16_t spis;
46 uint16_t spic;
47 uint32_t spia;
48 uint64_t spid[8];
49 uint64_t _pad;
50 uint32_t bbar;
51 uint16_t preop;
52 uint16_t optype;
53 uint8_t opmenu[8];
Arthur Heymans11fcb2bc2018-01-07 20:46:31 +010054 uint32_t pbr[3];
Arthur Heymansa9c1a5f2019-06-15 18:21:58 +020055} __packed;
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -070056
Arthur Heymansa9c1a5f2019-06-15 18:21:58 +020057struct ich9_spi_regs {
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -070058 uint32_t bfpr;
59 uint16_t hsfs;
60 uint16_t hsfc;
61 uint32_t faddr;
62 uint32_t _reserved0;
63 uint32_t fdata[16];
64 uint32_t frap;
65 uint32_t freg[5];
66 uint32_t _reserved1[3];
67 uint32_t pr[5];
68 uint32_t _reserved2[2];
69 uint8_t ssfs;
70 uint8_t ssfc[3];
71 uint16_t preop;
72 uint16_t optype;
73 uint8_t opmenu[8];
74 uint32_t bbar;
75 uint8_t _reserved3[12];
76 uint32_t fdoc;
77 uint32_t fdod;
78 uint8_t _reserved4[8];
79 uint32_t afc;
80 uint32_t lvscc;
81 uint32_t uvscc;
82 uint8_t _reserved5[4];
83 uint32_t fpb;
84 uint8_t _reserved6[28];
85 uint32_t srdl;
86 uint32_t srdc;
87 uint32_t srd;
Arthur Heymansa9c1a5f2019-06-15 18:21:58 +020088} __packed;
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -070089
Arthur Heymansa9c1a5f2019-06-15 18:21:58 +020090struct ich_spi_controller {
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -070091 int locked;
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +010092 uint32_t flmap0;
Stefan Tauner327205d2018-08-26 13:53:16 +020093 uint32_t flcomp;
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +010094 uint32_t hsfs;
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -070095
Arthur Heymans21c5d432019-06-15 18:23:29 +020096 union {
97 struct ich9_spi_regs *ich9_spi;
98 struct ich7_spi_regs *ich7_spi;
99 };
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700100 uint8_t *opmenu;
101 int menubytes;
102 uint16_t *preop;
103 uint16_t *optype;
104 uint32_t *addr;
105 uint8_t *data;
Martin Rothff744bf2019-10-23 21:46:03 -0600106 unsigned int databytes;
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700107 uint8_t *status;
108 uint16_t *control;
109 uint32_t *bbar;
Arthur Heymans11fcb2bc2018-01-07 20:46:31 +0100110 uint32_t *fpr;
111 uint8_t fpr_max;
Arthur Heymansa9c1a5f2019-06-15 18:21:58 +0200112};
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700113
Patrick Georgic9b13592019-11-29 11:47:47 +0100114static struct ich_spi_controller cntlr;
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700115
116enum {
117 SPIS_SCIP = 0x0001,
118 SPIS_GRANT = 0x0002,
119 SPIS_CDS = 0x0004,
120 SPIS_FCERR = 0x0008,
121 SSFS_AEL = 0x0010,
122 SPIS_LOCK = 0x8000,
123 SPIS_RESERVED_MASK = 0x7ff0,
124 SSFS_RESERVED_MASK = 0x7fe2
125};
126
127enum {
128 SPIC_SCGO = 0x000002,
129 SPIC_ACS = 0x000004,
130 SPIC_SPOP = 0x000008,
131 SPIC_DBC = 0x003f00,
132 SPIC_DS = 0x004000,
133 SPIC_SME = 0x008000,
134 SSFC_SCF_MASK = 0x070000,
135 SSFC_RESERVED = 0xf80000
136};
137
138enum {
139 HSFS_FDONE = 0x0001,
140 HSFS_FCERR = 0x0002,
141 HSFS_AEL = 0x0004,
142 HSFS_BERASE_MASK = 0x0018,
143 HSFS_BERASE_SHIFT = 3,
144 HSFS_SCIP = 0x0020,
145 HSFS_FDOPSS = 0x2000,
146 HSFS_FDV = 0x4000,
147 HSFS_FLOCKDN = 0x8000
148};
149
150enum {
151 HSFC_FGO = 0x0001,
152 HSFC_FCYCLE_MASK = 0x0006,
153 HSFC_FCYCLE_SHIFT = 1,
154 HSFC_FDBC_MASK = 0x3f00,
155 HSFC_FDBC_SHIFT = 8,
156 HSFC_FSMIE = 0x8000
157};
158
159enum {
160 SPI_OPCODE_TYPE_READ_NO_ADDRESS = 0,
161 SPI_OPCODE_TYPE_WRITE_NO_ADDRESS = 1,
162 SPI_OPCODE_TYPE_READ_WITH_ADDRESS = 2,
163 SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS = 3
164};
165
Julius Wernercd49cce2019-03-05 16:53:33 -0800166#if CONFIG(DEBUG_SPI_FLASH)
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700167
168static u8 readb_(const void *addr)
169{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800170 u8 v = read8(addr);
Elyes HAOUASad19c2f2018-11-26 15:57:30 +0100171
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700172 printk(BIOS_DEBUG, "read %2.2x from %4.4x\n",
Martin Rothff744bf2019-10-23 21:46:03 -0600173 v, ((unsigned int) addr & 0xffff) - 0xf020);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700174 return v;
175}
176
177static u16 readw_(const void *addr)
178{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800179 u16 v = read16(addr);
Elyes HAOUASad19c2f2018-11-26 15:57:30 +0100180
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700181 printk(BIOS_DEBUG, "read %4.4x from %4.4x\n",
Martin Rothff744bf2019-10-23 21:46:03 -0600182 v, ((unsigned int) addr & 0xffff) - 0xf020);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700183 return v;
184}
185
186static u32 readl_(const void *addr)
187{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800188 u32 v = read32(addr);
Elyes HAOUASad19c2f2018-11-26 15:57:30 +0100189
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700190 printk(BIOS_DEBUG, "read %8.8x from %4.4x\n",
Martin Rothff744bf2019-10-23 21:46:03 -0600191 v, ((unsigned int) addr & 0xffff) - 0xf020);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700192 return v;
193}
194
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800195static void writeb_(u8 b, void *addr)
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700196{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800197 write8(addr, b);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700198 printk(BIOS_DEBUG, "wrote %2.2x to %4.4x\n",
Martin Rothff744bf2019-10-23 21:46:03 -0600199 b, ((unsigned int) addr & 0xffff) - 0xf020);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700200}
201
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800202static void writew_(u16 b, void *addr)
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700203{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800204 write16(addr, b);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700205 printk(BIOS_DEBUG, "wrote %4.4x to %4.4x\n",
Martin Rothff744bf2019-10-23 21:46:03 -0600206 b, ((unsigned int) addr & 0xffff) - 0xf020);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700207}
208
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800209static void writel_(u32 b, void *addr)
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700210{
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800211 write32(addr, b);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700212 printk(BIOS_DEBUG, "wrote %8.8x to %4.4x\n",
Martin Rothff744bf2019-10-23 21:46:03 -0600213 b, ((unsigned int) addr & 0xffff) - 0xf020);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700214}
215
216#else /* CONFIG_DEBUG_SPI_FLASH ^^^ enabled vvv NOT enabled */
217
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800218#define readb_(a) read8(a)
219#define readw_(a) read16(a)
220#define readl_(a) read32(a)
221#define writeb_(val, addr) write8(addr, val)
222#define writew_(val, addr) write16(addr, val)
223#define writel_(val, addr) write32(addr, val)
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700224
225#endif /* CONFIG_DEBUG_SPI_FLASH ^^^ NOT enabled */
226
227static void write_reg(const void *value, void *dest, uint32_t size)
228{
229 const uint8_t *bvalue = value;
230 uint8_t *bdest = dest;
231
232 while (size >= 4) {
233 writel_(*(const uint32_t *)bvalue, bdest);
234 bdest += 4; bvalue += 4; size -= 4;
235 }
236 while (size) {
237 writeb_(*bvalue, bdest);
238 bdest++; bvalue++; size--;
239 }
240}
241
242static void read_reg(const void *src, void *value, uint32_t size)
243{
244 const uint8_t *bsrc = src;
245 uint8_t *bvalue = value;
246
247 while (size >= 4) {
248 *(uint32_t *)bvalue = readl_(bsrc);
249 bsrc += 4; bvalue += 4; size -= 4;
250 }
251 while (size) {
252 *bvalue = readb_(bsrc);
253 bsrc++; bvalue++; size--;
254 }
255}
256
257static void ich_set_bbar(uint32_t minaddr)
258{
259 const uint32_t bbar_mask = 0x00ffff00;
260 uint32_t ichspi_bbar;
261
262 minaddr &= bbar_mask;
Patrick Georgic9b13592019-11-29 11:47:47 +0100263 ichspi_bbar = readl_(cntlr.bbar) & ~bbar_mask;
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700264 ichspi_bbar |= minaddr;
Patrick Georgic9b13592019-11-29 11:47:47 +0100265 writel_(ichspi_bbar, cntlr.bbar);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700266}
267
Jacob Garber9172b692019-06-26 16:18:16 -0600268#if CONFIG(SOUTHBRIDGE_INTEL_I82801GX)
269#define MENU_BYTES member_size(struct ich7_spi_regs, opmenu)
270#else
271#define MENU_BYTES member_size(struct ich9_spi_regs, opmenu)
272#endif
273
Arthur Heymans47a66032019-10-25 23:43:14 +0200274#define RCBA 0xf0
275#define SBASE 0x54
276
Arthur Heymans47a66032019-10-25 23:43:14 +0200277static void *get_spi_bar(pci_devfn_t dev)
Arthur Heymans47a66032019-10-25 23:43:14 +0200278{
279 uintptr_t rcba; /* Root Complex Register Block */
280 uintptr_t sbase;
281
282 if (CONFIG(SOUTHBRIDGE_INTEL_I82801GX)) {
283 rcba = pci_read_config32(dev, RCBA);
284 return (void *)((rcba & 0xffffc000) + 0x3020);
285 }
286 if (CONFIG(SOUTHBRIDGE_INTEL_COMMON_SPI_SILVERMONT)) {
287 sbase = pci_read_config32(dev, SBASE);
288 sbase &= ~0x1ff;
289 return (void *)sbase;
290 }
291 if (CONFIG(SOUTHBRIDGE_INTEL_COMMON_SPI_ICH9)) {
292 rcba = pci_read_config32(dev, RCBA);
293 return (void *)((rcba & 0xffffc000) + 0x3800);
294 }
295}
296
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700297void spi_init(void)
298{
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700299 uint8_t bios_cntl;
Arthur Heymansa9c1a5f2019-06-15 18:21:58 +0200300 struct ich9_spi_regs *ich9_spi;
301 struct ich7_spi_regs *ich7_spi;
Vladimir Serbinenko42c4a9d2014-02-16 17:13:19 +0100302 uint16_t hsfs;
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700303
Elyes HAOUAS68c851b2018-06-12 22:06:09 +0200304 pci_devfn_t dev = PCI_DEV(0, 31, 0);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700305
Julius Wernercd49cce2019-03-05 16:53:33 -0800306 if (CONFIG(SOUTHBRIDGE_INTEL_I82801GX)) {
Arthur Heymans47a66032019-10-25 23:43:14 +0200307 ich7_spi = get_spi_bar(dev);
Patrick Georgic9b13592019-11-29 11:47:47 +0100308 cntlr.ich7_spi = ich7_spi;
309 cntlr.opmenu = ich7_spi->opmenu;
310 cntlr.menubytes = sizeof(ich7_spi->opmenu);
311 cntlr.optype = &ich7_spi->optype;
312 cntlr.addr = &ich7_spi->spia;
313 cntlr.data = (uint8_t *)ich7_spi->spid;
314 cntlr.databytes = sizeof(ich7_spi->spid);
315 cntlr.status = (uint8_t *)&ich7_spi->spis;
316 cntlr.control = &ich7_spi->spic;
317 cntlr.bbar = &ich7_spi->bbar;
318 cntlr.preop = &ich7_spi->preop;
319 cntlr.fpr = &ich7_spi->pbr[0];
320 cntlr.fpr_max = 3;
Arthur Heymansc88e3702017-08-20 20:50:17 +0200321 } else {
Arthur Heymans47a66032019-10-25 23:43:14 +0200322 ich9_spi = get_spi_bar(dev);
Patrick Georgic9b13592019-11-29 11:47:47 +0100323 cntlr.ich9_spi = ich9_spi;
Arthur Heymansc88e3702017-08-20 20:50:17 +0200324 hsfs = readw_(&ich9_spi->hsfs);
Patrick Georgic9b13592019-11-29 11:47:47 +0100325 cntlr.hsfs = hsfs;
326 cntlr.opmenu = ich9_spi->opmenu;
327 cntlr.menubytes = sizeof(ich9_spi->opmenu);
328 cntlr.optype = &ich9_spi->optype;
329 cntlr.addr = &ich9_spi->faddr;
330 cntlr.data = (uint8_t *)ich9_spi->fdata;
331 cntlr.databytes = sizeof(ich9_spi->fdata);
332 cntlr.status = &ich9_spi->ssfs;
333 cntlr.control = (uint16_t *)ich9_spi->ssfc;
334 cntlr.bbar = &ich9_spi->bbar;
335 cntlr.preop = &ich9_spi->preop;
336 cntlr.fpr = &ich9_spi->pr[0];
337 cntlr.fpr_max = 5;
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700338
Patrick Georgic9b13592019-11-29 11:47:47 +0100339 if (cntlr.hsfs & HSFS_FDV) {
Patrick Georgic88828d2018-11-26 10:42:59 +0100340 writel_(4, &ich9_spi->fdoc);
Patrick Georgic9b13592019-11-29 11:47:47 +0100341 cntlr.flmap0 = readl_(&ich9_spi->fdod);
Elyes HAOUASad19c2f2018-11-26 15:57:30 +0100342 writel_(0x1000, &ich9_spi->fdoc);
Patrick Georgic9b13592019-11-29 11:47:47 +0100343 cntlr.flcomp = readl_(&ich9_spi->fdod);
Arthur Heymansc88e3702017-08-20 20:50:17 +0200344 }
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700345 }
346
347 ich_set_bbar(0);
348
Arthur Heymans47a66032019-10-25 23:43:14 +0200349 if (CONFIG(SOUTHBRIDGE_INTEL_I82801GX) || CONFIG(SOUTHBRIDGE_INTEL_COMMON_SPI_ICH9)) {
350 /* Disable the BIOS write protect so write commands are allowed. */
351 bios_cntl = pci_read_config8(dev, 0xdc);
352 /* Deassert SMM BIOS Write Protect Disable. */
353 bios_cntl &= ~(1 << 5);
354 pci_write_config8(dev, 0xdc, bios_cntl | 0x1);
355 }
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700356}
Aaron Durbin4d3de7e2015-09-02 17:34:04 -0500357
Arthur Heymans816aaba2019-06-11 11:10:25 +0200358static int spi_locked(void)
359{
Arthur Heymans816aaba2019-06-11 11:10:25 +0200360 if (CONFIG(SOUTHBRIDGE_INTEL_I82801GX)) {
Patrick Georgic9b13592019-11-29 11:47:47 +0100361 return !!(readw_(&cntlr.ich7_spi->spis) & HSFS_FLOCKDN);
Arthur Heymans816aaba2019-06-11 11:10:25 +0200362 } else {
Patrick Georgic9b13592019-11-29 11:47:47 +0100363 return !!(readw_(&cntlr.ich9_spi->hsfs) & HSFS_FLOCKDN);
Arthur Heymans816aaba2019-06-11 11:10:25 +0200364 }
365}
366
David Hendricksf2612a12014-04-13 16:27:02 -0700367static void spi_init_cb(void *unused)
368{
369 spi_init();
370}
371
Aaron Durbin9ef9d852015-03-16 17:30:09 -0500372BOOT_STATE_INIT_ENTRY(BS_DEV_INIT, BS_ON_ENTRY, spi_init_cb, NULL);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700373
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700374typedef struct spi_transaction {
375 const uint8_t *out;
376 uint32_t bytesout;
377 uint8_t *in;
378 uint32_t bytesin;
379 uint8_t type;
380 uint8_t opcode;
381 uint32_t offset;
382} spi_transaction;
383
Martin Rothff744bf2019-10-23 21:46:03 -0600384static inline void spi_use_out(spi_transaction *trans, unsigned int bytes)
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700385{
386 trans->out += bytes;
387 trans->bytesout -= bytes;
388}
389
Martin Rothff744bf2019-10-23 21:46:03 -0600390static inline void spi_use_in(spi_transaction *trans, unsigned int bytes)
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700391{
392 trans->in += bytes;
393 trans->bytesin -= bytes;
394}
395
396static void spi_setup_type(spi_transaction *trans)
397{
398 trans->type = 0xFF;
399
400 /* Try to guess spi type from read/write sizes. */
401 if (trans->bytesin == 0) {
402 if (trans->bytesout > 4)
403 /*
404 * If bytesin = 0 and bytesout > 4, we presume this is
405 * a write data operation, which is accompanied by an
406 * address.
407 */
408 trans->type = SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS;
409 else
410 trans->type = SPI_OPCODE_TYPE_WRITE_NO_ADDRESS;
411 return;
412 }
413
414 if (trans->bytesout == 1) { /* and bytesin is > 0 */
415 trans->type = SPI_OPCODE_TYPE_READ_NO_ADDRESS;
416 return;
417 }
418
419 if (trans->bytesout == 4) { /* and bytesin is > 0 */
420 trans->type = SPI_OPCODE_TYPE_READ_WITH_ADDRESS;
421 }
Duncan Laurie23b00532012-10-10 14:21:23 -0700422
423 /* Fast read command is called with 5 bytes instead of 4 */
424 if (trans->out[0] == SPI_OPCODE_FAST_READ && trans->bytesout == 5) {
425 trans->type = SPI_OPCODE_TYPE_READ_WITH_ADDRESS;
426 --trans->bytesout;
427 }
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700428}
429
430static int spi_setup_opcode(spi_transaction *trans)
431{
432 uint16_t optypes;
Jacob Garber9172b692019-06-26 16:18:16 -0600433 uint8_t opmenu[MENU_BYTES];
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700434
435 trans->opcode = trans->out[0];
436 spi_use_out(trans, 1);
Arthur Heymans816aaba2019-06-11 11:10:25 +0200437 if (!spi_locked()) {
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700438 /* The lock is off, so just use index 0. */
Patrick Georgic9b13592019-11-29 11:47:47 +0100439 writeb_(trans->opcode, cntlr.opmenu);
440 optypes = readw_(cntlr.optype);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700441 optypes = (optypes & 0xfffc) | (trans->type & 0x3);
Patrick Georgic9b13592019-11-29 11:47:47 +0100442 writew_(optypes, cntlr.optype);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700443 return 0;
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700444 }
Elyes HAOUASad19c2f2018-11-26 15:57:30 +0100445
446 /* The lock is on. See if what we need is on the menu. */
447 uint8_t optype;
448 uint16_t opcode_index;
449
450 /* Write Enable is handled as atomic prefix */
451 if (trans->opcode == SPI_OPCODE_WREN)
452 return 0;
453
Patrick Georgic9b13592019-11-29 11:47:47 +0100454 read_reg(cntlr.opmenu, opmenu, sizeof(opmenu));
Jacob Garber9172b692019-06-26 16:18:16 -0600455 for (opcode_index = 0; opcode_index < ARRAY_SIZE(opmenu); opcode_index++) {
Elyes HAOUASad19c2f2018-11-26 15:57:30 +0100456 if (opmenu[opcode_index] == trans->opcode)
457 break;
458 }
459
Jacob Garber9172b692019-06-26 16:18:16 -0600460 if (opcode_index == ARRAY_SIZE(opmenu)) {
Elyes HAOUASad19c2f2018-11-26 15:57:30 +0100461 printk(BIOS_DEBUG, "ICH SPI: Opcode %x not found\n",
462 trans->opcode);
463 return -1;
464 }
465
Patrick Georgic9b13592019-11-29 11:47:47 +0100466 optypes = readw_(cntlr.optype);
Elyes HAOUASad19c2f2018-11-26 15:57:30 +0100467 optype = (optypes >> (opcode_index * 2)) & 0x3;
468 if (trans->type == SPI_OPCODE_TYPE_WRITE_NO_ADDRESS &&
469 optype == SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS &&
470 trans->bytesout >= 3) {
471 /* We guessed wrong earlier. Fix it up. */
472 trans->type = optype;
473 }
474 if (optype != trans->type) {
475 printk(BIOS_DEBUG, "ICH SPI: Transaction doesn't fit type %d\n",
476 optype);
477 return -1;
478 }
479 return opcode_index;
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700480}
481
482static int spi_setup_offset(spi_transaction *trans)
483{
484 /* Separate the SPI address and data. */
485 switch (trans->type) {
486 case SPI_OPCODE_TYPE_READ_NO_ADDRESS:
487 case SPI_OPCODE_TYPE_WRITE_NO_ADDRESS:
488 return 0;
489 case SPI_OPCODE_TYPE_READ_WITH_ADDRESS:
490 case SPI_OPCODE_TYPE_WRITE_WITH_ADDRESS:
491 trans->offset = ((uint32_t)trans->out[0] << 16) |
492 ((uint32_t)trans->out[1] << 8) |
493 ((uint32_t)trans->out[2] << 0);
494 spi_use_out(trans, 3);
495 return 1;
496 default:
497 printk(BIOS_DEBUG, "Unrecognized SPI transaction type %#x\n", trans->type);
498 return -1;
499 }
500}
501
502/*
Philipp Deppenwiese93643e32014-10-17 16:10:32 +0200503 * Wait for up to 6s til status register bit(s) turn 1 (in case wait_til_set
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700504 * below is True) or 0. In case the wait was for the bit(s) to set - write
505 * those bits back, which would cause resetting them.
506 *
507 * Return the last read status value on success or -1 on failure.
508 */
509static int ich_status_poll(u16 bitmask, int wait_til_set)
510{
Philipp Deppenwiese93643e32014-10-17 16:10:32 +0200511 int timeout = 600000; /* This will result in 6 seconds */
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700512 u16 status = 0;
513
514 while (timeout--) {
Patrick Georgic9b13592019-11-29 11:47:47 +0100515 status = readw_(cntlr.status);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700516 if (wait_til_set ^ ((status & bitmask) == 0)) {
517 if (wait_til_set)
Patrick Georgic9b13592019-11-29 11:47:47 +0100518 writew_((status & bitmask), cntlr.status);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700519 return status;
520 }
521 udelay(10);
522 }
523
Philipp Deppenwiese93643e32014-10-17 16:10:32 +0200524 printk(BIOS_DEBUG, "ICH SPI: SCIP timeout, read %x, bitmask %x\n",
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700525 status, bitmask);
526 return -1;
527}
528
Elyes HAOUASad19c2f2018-11-26 15:57:30 +0100529static int spi_is_multichip(void)
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100530{
Patrick Georgic9b13592019-11-29 11:47:47 +0100531 if (!(cntlr.hsfs & HSFS_FDV))
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100532 return 0;
Patrick Georgic9b13592019-11-29 11:47:47 +0100533 return !!((cntlr.flmap0 >> 8) & 3);
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100534}
535
Furquan Shaikh94f86992016-12-01 07:12:32 -0800536static int spi_ctrlr_xfer(const struct spi_slave *slave, const void *dout,
Furquan Shaikh0dba0252016-11-30 04:34:22 -0800537 size_t bytesout, void *din, size_t bytesin)
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700538{
539 uint16_t control;
540 int16_t opcode_index;
541 int with_address;
542 int status;
543
544 spi_transaction trans = {
Gabe Black93d9f922014-03-27 21:52:43 -0700545 dout, bytesout,
546 din, bytesin,
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700547 0xff, 0xff, 0
548 };
549
550 /* There has to always at least be an opcode. */
Gabe Black93d9f922014-03-27 21:52:43 -0700551 if (!bytesout || !dout) {
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700552 printk(BIOS_DEBUG, "ICH SPI: No opcode for transfer\n");
553 return -1;
554 }
555 /* Make sure if we read something we have a place to put it. */
Gabe Black93d9f922014-03-27 21:52:43 -0700556 if (bytesin != 0 && !din) {
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700557 printk(BIOS_DEBUG, "ICH SPI: Read but no target buffer\n");
558 return -1;
559 }
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700560
561 if (ich_status_poll(SPIS_SCIP, 0) == -1)
562 return -1;
563
Patrick Georgic9b13592019-11-29 11:47:47 +0100564 writew_(SPIS_CDS | SPIS_FCERR, cntlr.status);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700565
566 spi_setup_type(&trans);
567 if ((opcode_index = spi_setup_opcode(&trans)) < 0)
568 return -1;
569 if ((with_address = spi_setup_offset(&trans)) < 0)
570 return -1;
571
Duncan Laurie3beb6db2012-09-01 13:44:17 -0700572 if (trans.opcode == SPI_OPCODE_WREN) {
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700573 /*
574 * Treat Write Enable as Atomic Pre-Op if possible
575 * in order to prevent the Management Engine from
576 * issuing a transaction between WREN and DATA.
577 */
Arthur Heymans816aaba2019-06-11 11:10:25 +0200578 if (!spi_locked())
Patrick Georgic9b13592019-11-29 11:47:47 +0100579 writew_(trans.opcode, cntlr.preop);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700580 return 0;
581 }
582
583 /* Preset control fields */
584 control = SPIC_SCGO | ((opcode_index & 0x07) << 4);
585
586 /* Issue atomic preop cycle if needed */
Patrick Georgic9b13592019-11-29 11:47:47 +0100587 if (readw_(cntlr.preop))
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700588 control |= SPIC_ACS;
589
590 if (!trans.bytesout && !trans.bytesin) {
Duncan Laurie3beb6db2012-09-01 13:44:17 -0700591 /* SPI addresses are 24 bit only */
592 if (with_address)
Patrick Georgic9b13592019-11-29 11:47:47 +0100593 writel_(trans.offset & 0x00FFFFFF, cntlr.addr);
Duncan Laurie3beb6db2012-09-01 13:44:17 -0700594
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700595 /*
596 * This is a 'no data' command (like Write Enable), its
597 * bitesout size was 1, decremented to zero while executing
598 * spi_setup_opcode() above. Tell the chip to send the
599 * command.
600 */
Patrick Georgic9b13592019-11-29 11:47:47 +0100601 writew_(control, cntlr.control);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700602
603 /* wait for the result */
604 status = ich_status_poll(SPIS_CDS | SPIS_FCERR, 1);
605 if (status == -1)
606 return -1;
607
608 if (status & SPIS_FCERR) {
609 printk(BIOS_DEBUG, "ICH SPI: Command transaction error\n");
610 return -1;
611 }
612
Werner Zehf13a6f92018-11-14 10:55:52 +0100613 goto spi_xfer_exit;
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700614 }
615
616 /*
Paul Menzel94782972013-06-29 11:41:27 +0200617 * Check if this is a write command attempting to transfer more bytes
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700618 * than the controller can handle. Iterations for writes are not
619 * supported here because each SPI write command needs to be preceded
620 * and followed by other SPI commands, and this sequence is controlled
621 * by the SPI chip driver.
622 */
Patrick Georgic9b13592019-11-29 11:47:47 +0100623 if (trans.bytesout > cntlr.databytes) {
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700624 printk(BIOS_DEBUG, "ICH SPI: Too much to write. Does your SPI chip driver use"
Kyösti Mälkki11104952014-06-29 16:17:33 +0300625 " spi_crop_chunk()?\n");
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700626 return -1;
627 }
628
629 /*
630 * Read or write up to databytes bytes at a time until everything has
631 * been sent.
632 */
633 while (trans.bytesout || trans.bytesin) {
634 uint32_t data_length;
635
636 /* SPI addresses are 24 bit only */
Patrick Georgic9b13592019-11-29 11:47:47 +0100637 writel_(trans.offset & 0x00FFFFFF, cntlr.addr);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700638
639 if (trans.bytesout)
Patrick Georgic9b13592019-11-29 11:47:47 +0100640 data_length = min(trans.bytesout, cntlr.databytes);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700641 else
Patrick Georgic9b13592019-11-29 11:47:47 +0100642 data_length = min(trans.bytesin, cntlr.databytes);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700643
644 /* Program data into FDATA0 to N */
645 if (trans.bytesout) {
Patrick Georgic9b13592019-11-29 11:47:47 +0100646 write_reg(trans.out, cntlr.data, data_length);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700647 spi_use_out(&trans, data_length);
648 if (with_address)
649 trans.offset += data_length;
650 }
651
652 /* Add proper control fields' values */
Patrick Georgic9b13592019-11-29 11:47:47 +0100653 control &= ~((cntlr.databytes - 1) << 8);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700654 control |= SPIC_DS;
655 control |= (data_length - 1) << 8;
656
657 /* write it */
Patrick Georgic9b13592019-11-29 11:47:47 +0100658 writew_(control, cntlr.control);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700659
660 /* Wait for Cycle Done Status or Flash Cycle Error. */
661 status = ich_status_poll(SPIS_CDS | SPIS_FCERR, 1);
662 if (status == -1)
663 return -1;
664
665 if (status & SPIS_FCERR) {
666 printk(BIOS_DEBUG, "ICH SPI: Data transaction error\n");
667 return -1;
668 }
669
670 if (trans.bytesin) {
Patrick Georgic9b13592019-11-29 11:47:47 +0100671 read_reg(cntlr.data, trans.in, data_length);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700672 spi_use_in(&trans, data_length);
673 if (with_address)
674 trans.offset += data_length;
675 }
676 }
677
Werner Zehf13a6f92018-11-14 10:55:52 +0100678spi_xfer_exit:
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700679 /* Clear atomic preop now that xfer is done */
Patrick Georgic9b13592019-11-29 11:47:47 +0100680 writew_(0, cntlr.preop);
Stefan Reinauer1c56d9b2012-05-10 11:27:32 -0700681
682 return 0;
683}
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100684
685/* Sets FLA in FADDR to (addr & 0x01FFFFFF) without touching other bits. */
686static void ich_hwseq_set_addr(uint32_t addr)
687{
Patrick Georgic9b13592019-11-29 11:47:47 +0100688 uint32_t addr_old = readl_(&cntlr.ich9_spi->faddr) & ~0x01FFFFFF;
Elyes HAOUASad19c2f2018-11-26 15:57:30 +0100689
Patrick Georgic9b13592019-11-29 11:47:47 +0100690 writel_((addr & 0x01FFFFFF) | addr_old, &cntlr.ich9_spi->faddr);
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100691}
692
693/* Polls for Cycle Done Status, Flash Cycle Error or timeout in 8 us intervals.
694 Resets all error flags in HSFS.
695 Returns 0 if the cycle completes successfully without errors within
696 timeout us, 1 on errors. */
697static int ich_hwseq_wait_for_cycle_complete(unsigned int timeout,
698 unsigned int len)
699{
700 uint16_t hsfs;
701 uint32_t addr;
702
703 timeout /= 8; /* scale timeout duration to counter */
Patrick Georgic9b13592019-11-29 11:47:47 +0100704 while ((((hsfs = readw_(&cntlr.ich9_spi->hsfs)) &
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100705 (HSFS_FDONE | HSFS_FCERR)) == 0) &&
706 --timeout) {
707 udelay(8);
708 }
Patrick Georgic9b13592019-11-29 11:47:47 +0100709 writew_(readw_(&cntlr.ich9_spi->hsfs), &cntlr.ich9_spi->hsfs);
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100710
711 if (!timeout) {
712 uint16_t hsfc;
Patrick Georgic9b13592019-11-29 11:47:47 +0100713 addr = readl_(&cntlr.ich9_spi->faddr) & 0x01FFFFFF;
714 hsfc = readw_(&cntlr.ich9_spi->hsfc);
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100715 printk(BIOS_ERR, "Transaction timeout between offset 0x%08x and "
716 "0x%08x (= 0x%08x + %d) HSFC=%x HSFS=%x!\n",
717 addr, addr + len - 1, addr, len - 1,
718 hsfc, hsfs);
719 return 1;
720 }
721
722 if (hsfs & HSFS_FCERR) {
723 uint16_t hsfc;
Patrick Georgic9b13592019-11-29 11:47:47 +0100724 addr = readl_(&cntlr.ich9_spi->faddr) & 0x01FFFFFF;
725 hsfc = readw_(&cntlr.ich9_spi->hsfc);
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100726 printk(BIOS_ERR, "Transaction error between offset 0x%08x and "
727 "0x%08x (= 0x%08x + %d) HSFC=%x HSFS=%x!\n",
728 addr, addr + len - 1, addr, len - 1,
729 hsfc, hsfs);
730 return 1;
731 }
732 return 0;
733}
734
735
Furquan Shaikhc28984d2016-11-20 21:04:00 -0800736static int ich_hwseq_erase(const struct spi_flash *flash, u32 offset,
737 size_t len)
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100738{
739 u32 start, end, erase_size;
740 int ret;
741 uint16_t hsfc;
Uwe Poeche17362be2019-07-17 14:27:13 +0200742 unsigned int timeout = 1000 * SPI_FLASH_SECTOR_ERASE_TIMEOUT_MS;
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100743
744 erase_size = flash->sector_size;
745 if (offset % erase_size || len % erase_size) {
746 printk(BIOS_ERR, "SF: Erase offset/length not multiple of erase size\n");
747 return -1;
748 }
749
Furquan Shaikh810e2cd2016-12-05 20:32:24 -0800750 ret = spi_claim_bus(&flash->spi);
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100751 if (ret) {
752 printk(BIOS_ERR, "SF: Unable to claim SPI bus\n");
753 return ret;
754 }
755
756 start = offset;
757 end = start + len;
758
759 while (offset < end) {
760 /* make sure FDONE, FCERR, AEL are cleared by writing 1 to them */
Patrick Georgic9b13592019-11-29 11:47:47 +0100761 writew_(readw_(&cntlr.ich9_spi->hsfs), &cntlr.ich9_spi->hsfs);
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100762
763 ich_hwseq_set_addr(offset);
764
765 offset += erase_size;
766
Patrick Georgic9b13592019-11-29 11:47:47 +0100767 hsfc = readw_(&cntlr.ich9_spi->hsfc);
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100768 hsfc &= ~HSFC_FCYCLE; /* clear operation */
769 hsfc |= (0x3 << HSFC_FCYCLE_OFF); /* set erase operation */
770 hsfc |= HSFC_FGO; /* start */
Patrick Georgic9b13592019-11-29 11:47:47 +0100771 writew_(hsfc, &cntlr.ich9_spi->hsfc);
Elyes HAOUASad19c2f2018-11-26 15:57:30 +0100772 if (ich_hwseq_wait_for_cycle_complete(timeout, len)) {
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100773 printk(BIOS_ERR, "SF: Erase failed at %x\n", offset - erase_size);
774 ret = -1;
775 goto out;
776 }
777 }
778
779 printk(BIOS_DEBUG, "SF: Successfully erased %zu bytes @ %#x\n", len, start);
780
781out:
Furquan Shaikh810e2cd2016-12-05 20:32:24 -0800782 spi_release_bus(&flash->spi);
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100783 return ret;
784}
785
786static void ich_read_data(uint8_t *data, int len)
787{
788 int i;
789 uint32_t temp32 = 0;
790
791 for (i = 0; i < len; i++) {
792 if ((i % 4) == 0)
Patrick Georgic9b13592019-11-29 11:47:47 +0100793 temp32 = readl_(cntlr.data + i);
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100794
795 data[i] = (temp32 >> ((i % 4) * 8)) & 0xff;
796 }
797}
798
Furquan Shaikhc28984d2016-11-20 21:04:00 -0800799static int ich_hwseq_read(const struct spi_flash *flash, u32 addr, size_t len,
800 void *buf)
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100801{
802 uint16_t hsfc;
803 uint16_t timeout = 100 * 60;
804 uint8_t block_len;
805
806 if (addr + len > flash->size) {
Elyes HAOUASad19c2f2018-11-26 15:57:30 +0100807 printk(BIOS_ERR,
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100808 "Attempt to read %x-%x which is out of chip\n",
Martin Rothff744bf2019-10-23 21:46:03 -0600809 (unsigned int) addr,
810 (unsigned int) addr+(unsigned int) len);
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100811 return -1;
812 }
813
814 /* clear FDONE, FCERR, AEL by writing 1 to them (if they are set) */
Patrick Georgic9b13592019-11-29 11:47:47 +0100815 writew_(readw_(&cntlr.ich9_spi->hsfs), &cntlr.ich9_spi->hsfs);
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100816
817 while (len > 0) {
Patrick Georgic9b13592019-11-29 11:47:47 +0100818 block_len = min(len, cntlr.databytes);
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100819 if (block_len > (~addr & 0xff))
820 block_len = (~addr & 0xff) + 1;
821 ich_hwseq_set_addr(addr);
Patrick Georgic9b13592019-11-29 11:47:47 +0100822 hsfc = readw_(&cntlr.ich9_spi->hsfc);
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100823 hsfc &= ~HSFC_FCYCLE; /* set read operation */
824 hsfc &= ~HSFC_FDBC; /* clear byte count */
825 /* set byte count */
826 hsfc |= (((block_len - 1) << HSFC_FDBC_OFF) & HSFC_FDBC);
827 hsfc |= HSFC_FGO; /* start */
Patrick Georgic9b13592019-11-29 11:47:47 +0100828 writew_(hsfc, &cntlr.ich9_spi->hsfc);
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100829
830 if (ich_hwseq_wait_for_cycle_complete(timeout, block_len))
831 return 1;
832 ich_read_data(buf, block_len);
833 addr += block_len;
834 buf += block_len;
835 len -= block_len;
836 }
837 return 0;
838}
839
840/* Fill len bytes from the data array into the fdata/spid registers.
841 *
842 * Note that using len > flash->pgm->spi.max_data_write will trash the registers
843 * following the data registers.
844 */
845static void ich_fill_data(const uint8_t *data, int len)
846{
847 uint32_t temp32 = 0;
848 int i;
849
850 if (len <= 0)
851 return;
852
853 for (i = 0; i < len; i++) {
854 if ((i % 4) == 0)
855 temp32 = 0;
856
857 temp32 |= ((uint32_t) data[i]) << ((i % 4) * 8);
858
859 if ((i % 4) == 3) /* 32 bits are full, write them to regs. */
Patrick Georgic9b13592019-11-29 11:47:47 +0100860 writel_(temp32, cntlr.data + (i - (i % 4)));
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100861 }
862 i--;
863 if ((i % 4) != 3) /* Write remaining data to regs. */
Patrick Georgic9b13592019-11-29 11:47:47 +0100864 writel_(temp32, cntlr.data + (i - (i % 4)));
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100865}
866
Furquan Shaikhc28984d2016-11-20 21:04:00 -0800867static int ich_hwseq_write(const struct spi_flash *flash, u32 addr, size_t len,
868 const void *buf)
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100869{
870 uint16_t hsfc;
871 uint16_t timeout = 100 * 60;
872 uint8_t block_len;
873 uint32_t start = addr;
874
875 if (addr + len > flash->size) {
Elyes HAOUASad19c2f2018-11-26 15:57:30 +0100876 printk(BIOS_ERR,
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100877 "Attempt to write 0x%x-0x%x which is out of chip\n",
Martin Rothff744bf2019-10-23 21:46:03 -0600878 (unsigned int)addr, (unsigned int) (addr+len));
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100879 return -1;
880 }
881
882 /* clear FDONE, FCERR, AEL by writing 1 to them (if they are set) */
Patrick Georgic9b13592019-11-29 11:47:47 +0100883 writew_(readw_(&cntlr.ich9_spi->hsfs), &cntlr.ich9_spi->hsfs);
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100884
885 while (len > 0) {
Patrick Georgic9b13592019-11-29 11:47:47 +0100886 block_len = min(len, cntlr.databytes);
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100887 if (block_len > (~addr & 0xff))
888 block_len = (~addr & 0xff) + 1;
889
890 ich_hwseq_set_addr(addr);
891
892 ich_fill_data(buf, block_len);
Patrick Georgic9b13592019-11-29 11:47:47 +0100893 hsfc = readw_(&cntlr.ich9_spi->hsfc);
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100894 hsfc &= ~HSFC_FCYCLE; /* clear operation */
895 hsfc |= (0x2 << HSFC_FCYCLE_OFF); /* set write operation */
896 hsfc &= ~HSFC_FDBC; /* clear byte count */
897 /* set byte count */
898 hsfc |= (((block_len - 1) << HSFC_FDBC_OFF) & HSFC_FDBC);
899 hsfc |= HSFC_FGO; /* start */
Patrick Georgic9b13592019-11-29 11:47:47 +0100900 writew_(hsfc, &cntlr.ich9_spi->hsfc);
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100901
Elyes HAOUASad19c2f2018-11-26 15:57:30 +0100902 if (ich_hwseq_wait_for_cycle_complete(timeout, block_len)) {
903 printk(BIOS_ERR, "SF: write failure at %x\n",
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100904 addr);
905 return -1;
906 }
907 addr += block_len;
908 buf += block_len;
909 len -= block_len;
910 }
911 printk(BIOS_DEBUG, "SF: Successfully written %u bytes @ %#x\n",
Martin Rothff744bf2019-10-23 21:46:03 -0600912 (unsigned int) (addr - start), start);
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100913 return 0;
914}
915
Furquan Shaikhe2fc5e22017-05-17 17:26:01 -0700916static const struct spi_flash_ops spi_flash_ops = {
917 .read = ich_hwseq_read,
918 .write = ich_hwseq_write,
919 .erase = ich_hwseq_erase,
920};
921
Furquan Shaikha1491572017-05-17 19:14:06 -0700922static int spi_flash_programmer_probe(const struct spi_slave *spi,
923 struct spi_flash *flash)
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100924{
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100925
Julius Wernercd49cce2019-03-05 16:53:33 -0800926 if (CONFIG(SOUTHBRIDGE_INTEL_I82801GX))
Arthur Heymansc88e3702017-08-20 20:50:17 +0200927 return spi_flash_generic_probe(spi, flash);
928
Furquan Shaikha1491572017-05-17 19:14:06 -0700929 /* Try generic probing first if spi_is_multichip returns 0. */
930 if (!spi_is_multichip() && !spi_flash_generic_probe(spi, flash))
931 return 0;
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100932
Furquan Shaikh810e2cd2016-12-05 20:32:24 -0800933 memcpy(&flash->spi, spi, sizeof(*spi));
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100934 flash->name = "Opaque HW-sequencing";
935
Elyes HAOUASad19c2f2018-11-26 15:57:30 +0100936 ich_hwseq_set_addr(0);
Patrick Georgic9b13592019-11-29 11:47:47 +0100937 switch ((cntlr.hsfs >> 3) & 3) {
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100938 case 0:
939 flash->sector_size = 256;
940 break;
941 case 1:
942 flash->sector_size = 4096;
943 break;
944 case 2:
945 flash->sector_size = 8192;
946 break;
947 case 3:
948 flash->sector_size = 65536;
949 break;
950 }
951
Patrick Georgic9b13592019-11-29 11:47:47 +0100952 flash->size = 1 << (19 + (cntlr.flcomp & 7));
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100953
Furquan Shaikhe2fc5e22017-05-17 17:26:01 -0700954 flash->ops = &spi_flash_ops;
955
Patrick Georgic9b13592019-11-29 11:47:47 +0100956 if ((cntlr.hsfs & HSFS_FDV) && ((cntlr.flmap0 >> 8) & 3))
957 flash->size += 1 << (19 + ((cntlr.flcomp >> 3) & 7));
Elyes HAOUASad19c2f2018-11-26 15:57:30 +0100958 printk(BIOS_DEBUG, "flash size 0x%x bytes\n", flash->size);
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100959
Furquan Shaikh30221b42017-05-15 14:35:15 -0700960 return 0;
Vladimir Serbinenkof3c7a9c2014-01-04 21:00:38 +0100961}
Furquan Shaikha1491572017-05-17 19:14:06 -0700962
Aaron Durbin851dde82018-04-19 21:15:25 -0600963static int xfer_vectors(const struct spi_slave *slave,
964 struct spi_op vectors[], size_t count)
965{
966 return spi_flash_vector_helper(slave, vectors, count, spi_ctrlr_xfer);
967}
968
Elyes HAOUASad19c2f2018-11-26 15:57:30 +0100969#define SPI_FPR_SHIFT 12
Arthur Heymans11fcb2bc2018-01-07 20:46:31 +0100970#define ICH7_SPI_FPR_MASK 0xfff
971#define ICH9_SPI_FPR_MASK 0x1fff
Elyes HAOUASad19c2f2018-11-26 15:57:30 +0100972#define SPI_FPR_BASE_SHIFT 0
Arthur Heymans11fcb2bc2018-01-07 20:46:31 +0100973#define ICH7_SPI_FPR_LIMIT_SHIFT 12
974#define ICH9_SPI_FPR_LIMIT_SHIFT 16
975#define ICH9_SPI_FPR_RPE (1 << 15) /* Read Protect */
Elyes HAOUASad19c2f2018-11-26 15:57:30 +0100976#define SPI_FPR_WPE (1 << 31) /* Write Protect */
Arthur Heymans11fcb2bc2018-01-07 20:46:31 +0100977
978static u32 spi_fpr(u32 base, u32 limit)
979{
980 u32 ret;
981 u32 mask, limit_shift;
Elyes HAOUASad19c2f2018-11-26 15:57:30 +0100982
Julius Wernercd49cce2019-03-05 16:53:33 -0800983 if (CONFIG(SOUTHBRIDGE_INTEL_I82801GX)) {
Arthur Heymans11fcb2bc2018-01-07 20:46:31 +0100984 mask = ICH7_SPI_FPR_MASK;
985 limit_shift = ICH7_SPI_FPR_LIMIT_SHIFT;
986 } else {
987 mask = ICH9_SPI_FPR_MASK;
988 limit_shift = ICH9_SPI_FPR_LIMIT_SHIFT;
989 }
990 ret = ((limit >> SPI_FPR_SHIFT) & mask) << limit_shift;
991 ret |= ((base >> SPI_FPR_SHIFT) & mask) << SPI_FPR_BASE_SHIFT;
992 return ret;
993}
994
995/*
996 * Protect range of SPI flash defined by [start, start+size-1] using Flash
997 * Protected Range (FPR) register if available.
998 * Returns 0 on success, -1 on failure of programming fpr registers.
999 */
1000static int spi_flash_protect(const struct spi_flash *flash,
Rizwan Qureshif9f50932018-12-31 15:19:16 +05301001 const struct region *region,
1002 const enum ctrlr_prot_type type)
Arthur Heymans11fcb2bc2018-01-07 20:46:31 +01001003{
1004 u32 start = region_offset(region);
1005 u32 end = start + region_sz(region) - 1;
1006 u32 reg;
Rizwan Qureshif9f50932018-12-31 15:19:16 +05301007 u32 protect_mask = 0;
Arthur Heymans11fcb2bc2018-01-07 20:46:31 +01001008 int fpr;
1009 uint32_t *fpr_base;
1010
Patrick Georgic9b13592019-11-29 11:47:47 +01001011 fpr_base = cntlr.fpr;
Arthur Heymans11fcb2bc2018-01-07 20:46:31 +01001012
1013 /* Find first empty FPR */
Patrick Georgic9b13592019-11-29 11:47:47 +01001014 for (fpr = 0; fpr < cntlr.fpr_max; fpr++) {
Arthur Heymans11fcb2bc2018-01-07 20:46:31 +01001015 reg = read32(&fpr_base[fpr]);
1016 if (reg == 0)
1017 break;
1018 }
1019
Patrick Georgic9b13592019-11-29 11:47:47 +01001020 if (fpr == cntlr.fpr_max) {
Arthur Heymans11fcb2bc2018-01-07 20:46:31 +01001021 printk(BIOS_ERR, "ERROR: No SPI FPR free!\n");
1022 return -1;
1023 }
1024
Rizwan Qureshif9f50932018-12-31 15:19:16 +05301025 switch (type) {
1026 case WRITE_PROTECT:
1027 protect_mask |= SPI_FPR_WPE;
1028 break;
1029 case READ_PROTECT:
Julius Wernercd49cce2019-03-05 16:53:33 -08001030 if (CONFIG(SOUTHBRIDGE_INTEL_I82801GX))
Rizwan Qureshif9f50932018-12-31 15:19:16 +05301031 return -1;
1032 protect_mask |= ICH9_SPI_FPR_RPE;
1033 break;
1034 case READ_WRITE_PROTECT:
Julius Wernercd49cce2019-03-05 16:53:33 -08001035 if (CONFIG(SOUTHBRIDGE_INTEL_I82801GX))
Rizwan Qureshif9f50932018-12-31 15:19:16 +05301036 return -1;
1037 protect_mask |= (ICH9_SPI_FPR_RPE | SPI_FPR_WPE);
1038 break;
1039 default:
1040 printk(BIOS_ERR, "ERROR: Seeking invalid protection!\n");
1041 return -1;
1042 }
1043
Arthur Heymans11fcb2bc2018-01-07 20:46:31 +01001044 /* Set protected range base and limit */
Rizwan Qureshif9f50932018-12-31 15:19:16 +05301045 reg = spi_fpr(start, end) | protect_mask;
Arthur Heymans11fcb2bc2018-01-07 20:46:31 +01001046
1047 /* Set the FPR register and verify it is protected */
1048 write32(&fpr_base[fpr], reg);
Arthur Heymansf9572012019-06-11 11:15:10 +02001049 if (reg != read32(&fpr_base[fpr])) {
Arthur Heymans11fcb2bc2018-01-07 20:46:31 +01001050 printk(BIOS_ERR, "ERROR: Unable to set SPI FPR %d\n", fpr);
1051 return -1;
1052 }
1053
1054 printk(BIOS_INFO, "%s: FPR %d is enabled for range 0x%08x-0x%08x\n",
1055 __func__, fpr, start, end);
1056 return 0;
1057}
1058
Arthur Heymans92185e32019-05-28 13:06:34 +02001059void spi_finalize_ops(void)
1060{
Arthur Heymans92185e32019-05-28 13:06:34 +02001061 u16 spi_opprefix;
1062 u16 optype = 0;
Arthur Heymans50b4f782019-09-23 11:49:17 +02001063 struct intel_swseq_spi_config spi_config_default = {
Arthur Heymans92185e32019-05-28 13:06:34 +02001064 {0x06, 0x50}, /* OPPREFIXES: EWSR and WREN */
Arthur Heymans50b4f782019-09-23 11:49:17 +02001065 { /* OPCODE and OPTYPE */
Arthur Heymans92185e32019-05-28 13:06:34 +02001066 {0x01, WRITE_NO_ADDR}, /* WRSR: Write Status Register */
1067 {0x02, WRITE_WITH_ADDR}, /* BYPR: Byte Program */
1068 {0x03, READ_WITH_ADDR}, /* READ: Read Data */
1069 {0x05, READ_NO_ADDR}, /* RDSR: Read Status Register */
1070 {0x20, WRITE_WITH_ADDR}, /* SE20: Sector Erase 0x20 */
1071 {0x9f, READ_NO_ADDR}, /* RDID: Read ID */
1072 {0xd8, WRITE_WITH_ADDR}, /* BED8: Block Erase 0xd8 */
1073 {0x0b, READ_WITH_ADDR}, /* FAST: Fast Read */
1074 }
1075 };
Arthur Heymans50b4f782019-09-23 11:49:17 +02001076 struct intel_swseq_spi_config spi_config_aai_write = {
1077 {0x06, 0x50}, /* OPPREFIXES: EWSR and WREN */
1078 { /* OPCODE and OPTYPE */
1079 {0x01, WRITE_NO_ADDR}, /* WRSR: Write Status Register */
1080 {0x02, WRITE_WITH_ADDR}, /* BYPR: Byte Program */
1081 {0x03, READ_WITH_ADDR}, /* READ: Read Data */
1082 {0x05, READ_NO_ADDR}, /* RDSR: Read Status Register */
1083 {0x20, WRITE_WITH_ADDR}, /* SE20: Sector Erase 0x20 */
1084 {0x9f, READ_NO_ADDR}, /* RDID: Read ID */
1085 {0xad, WRITE_NO_ADDR}, /* Auto Address Increment Word Program */
1086 {0x04, WRITE_NO_ADDR} /* Write Disable */
1087 }
1088 };
1089 const struct spi_flash *flash = boot_device_spi_flash();
1090 struct intel_swseq_spi_config *spi_config = &spi_config_default;
Arthur Heymans92185e32019-05-28 13:06:34 +02001091 int i;
1092
Arthur Heymans50b4f782019-09-23 11:49:17 +02001093 /*
1094 * Some older SST SPI flashes support AAI write but use 0xaf opcde for
1095 * that. Flashrom uses the byte program opcode to write those flashes,
1096 * so this configuration is fine too. SST25VF064C (id = 0x4b) is an
1097 * exception.
1098 */
1099 if (flash && flash->vendor == VENDOR_ID_SST && (flash->model & 0x00ff) != 0x4b)
1100 spi_config = &spi_config_aai_write;
1101
Arthur Heymans92185e32019-05-28 13:06:34 +02001102 if (spi_locked())
1103 return;
1104
Arthur Heymans50b4f782019-09-23 11:49:17 +02001105 intel_southbridge_override_spi(spi_config);
Arthur Heymans92185e32019-05-28 13:06:34 +02001106
Arthur Heymans50b4f782019-09-23 11:49:17 +02001107 spi_opprefix = spi_config->opprefixes[0]
1108 | (spi_config->opprefixes[1] << 8);
Patrick Georgic9b13592019-11-29 11:47:47 +01001109 writew_(spi_opprefix, cntlr.preop);
Arthur Heymans50b4f782019-09-23 11:49:17 +02001110 for (i = 0; i < ARRAY_SIZE(spi_config->ops); i++) {
1111 optype |= (spi_config->ops[i].type & 3) << (i * 2);
Patrick Georgic9b13592019-11-29 11:47:47 +01001112 writeb_(spi_config->ops[i].op, &cntlr.opmenu[i]);
Arthur Heymans92185e32019-05-28 13:06:34 +02001113 }
Patrick Georgic9b13592019-11-29 11:47:47 +01001114 writew_(optype, cntlr.optype);
Arthur Heymans92185e32019-05-28 13:06:34 +02001115}
1116
1117__weak void intel_southbridge_override_spi(struct intel_swseq_spi_config *spi_config)
1118{
1119}
1120
Furquan Shaikha1491572017-05-17 19:14:06 -07001121static const struct spi_ctrlr spi_ctrlr = {
Aaron Durbin851dde82018-04-19 21:15:25 -06001122 .xfer_vector = xfer_vectors,
Arthur Heymansa9c1a5f2019-06-15 18:21:58 +02001123 .max_xfer_size = member_size(struct ich9_spi_regs, fdata),
Furquan Shaikha1491572017-05-17 19:14:06 -07001124 .flash_probe = spi_flash_programmer_probe,
Arthur Heymans11fcb2bc2018-01-07 20:46:31 +01001125 .flash_protect = spi_flash_protect,
Furquan Shaikha1491572017-05-17 19:14:06 -07001126};
1127
Furquan Shaikh2cd03f12017-05-18 14:58:32 -07001128const struct spi_ctrlr_buses spi_ctrlr_bus_map[] = {
1129 {
1130 .ctrlr = &spi_ctrlr,
1131 .bus_start = 0,
1132 .bus_end = 0,
1133 },
1134};
1135
1136const size_t spi_ctrlr_bus_map_count = ARRAY_SIZE(spi_ctrlr_bus_map);