blob: 69a45ff06bc768ef94efe330e42d50e7947cb3e4 [file] [log] [blame]
Stefan Reinauereca92fb2006-08-23 14:28:37 +00001/*
Stefan Reinauer7e61e452008-01-18 10:35:56 +00002 * This file is part of the coreboot project.
Stefan Reinauereca92fb2006-08-23 14:28:37 +00003 *
4 * Copyright (C) 2005 Digital Design Corporation
Uwe Hermann998a57c2006-11-22 11:41:32 +00005 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Stefan Reinauereca92fb2006-08-23 14:28:37 +00006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Stefan Reinauereca92fb2006-08-23 14:28:37 +000016 */
17
Uwe Hermann998a57c2006-11-22 11:41:32 +000018/*
19 * Serial Presence Detect (SPD) data stored on SDRAM modules.
20 *
21 * Datasheet:
22 * - Name: PC SDRAM Serial Presence Detect (SPD) Specification
23 * Revision 1.2A, December, 1997
24 * - PDF: http://www.intel.com/design/chipsets/memory/spdsd12a.pdf
25 *
26 * Datasheet (alternative):
27 * - Name: SERIAL PRESENCE DETECT STANDARD, General Standard
28 * JEDEC Standard No. 21-C
Elyes HAOUASc8d24dd2016-06-15 21:13:07 +020029 * Annex J: Serial Presence Detects for DDR2 SDRAM (Revision 1.3):
30 * - PDF: http://www.jedec.org/download/search/4_01_02_10R17.pdf
Uwe Hermann998a57c2006-11-22 11:41:32 +000031 */
Stefan Reinauereca92fb2006-08-23 14:28:37 +000032
Uwe Hermann998a57c2006-11-22 11:41:32 +000033#ifndef _SPD_H_
34#define _SPD_H_
Stefan Reinauereca92fb2006-08-23 14:28:37 +000035
Uwe Hermann998a57c2006-11-22 11:41:32 +000036/* Byte numbers. */
37#define SPD_NUM_MANUFACTURER_BYTES 0 /* Number of bytes used by module manufacturer */
38#define SPD_TOTAL_SPD_MEMORY_SIZE 1 /* Total SPD memory size */
39#define SPD_MEMORY_TYPE 2 /* (Fundamental) memory type */
40#define SPD_NUM_ROWS 3 /* Number of row address bits */
41#define SPD_NUM_COLUMNS 4 /* Number of column address bits */
42#define SPD_NUM_DIMM_BANKS 5 /* Number of module rows (banks) */
43#define SPD_MODULE_DATA_WIDTH_LSB 6 /* Module data width (LSB) */
44#define SPD_MODULE_DATA_WIDTH_MSB 7 /* Module data width (MSB) */
45#define SPD_MODULE_VOLTAGE 8 /* Module interface signal levels */
46#define SPD_MIN_CYCLE_TIME_AT_CAS_MAX 9 /* SDRAM cycle time (highest CAS latency), RAS access time (tRAC) */
47#define SPD_ACCESS_TIME_FROM_CLOCK 10 /* SDRAM access time from clock (highest CAS latency), CAS access time (Tac, tCAC) */
48#define SPD_DIMM_CONFIG_TYPE 11 /* Module configuration type */
49#define SPD_REFRESH 12 /* Refresh rate/type */
50#define SPD_PRIMARY_SDRAM_WIDTH 13 /* SDRAM width (primary SDRAM) */
51#define SPD_ERROR_CHECKING_SDRAM_WIDTH 14 /* Error checking SDRAM (data) width */
52#define SPD_MIN_CLOCK_DELAY_B2B_RAND_COLUMN 15 /* SDRAM device attributes, minimum clock delay for back to back random column */
53#define SPD_SUPPORTED_BURST_LENGTHS 16 /* SDRAM device attributes, burst lengths supported */
54#define SPD_NUM_BANKS_PER_SDRAM 17 /* SDRAM device attributes, number of banks on SDRAM device */
55#define SPD_ACCEPTABLE_CAS_LATENCIES 18 /* SDRAM device attributes, CAS latency */
56#define SPD_CS_LATENCY 19 /* SDRAM device attributes, CS latency */
57#define SPD_WE_LATENCY 20 /* SDRAM device attributes, WE latency */
58#define SPD_MODULE_ATTRIBUTES 21 /* SDRAM module attributes */
59#define SPD_DEVICE_ATTRIBUTES_GENERAL 22 /* SDRAM device attributes, general */
60#define SPD_SDRAM_CYCLE_TIME_2ND 23 /* SDRAM cycle time (2nd highest CAS latency) */
61#define SPD_ACCESS_TIME_FROM_CLOCK_2ND 24 /* SDRAM access from clock (2nd highest CAS latency) */
62#define SPD_SDRAM_CYCLE_TIME_3RD 25 /* SDRAM cycle time (3rd highest CAS latency) */
63#define SPD_ACCESS_TIME_FROM_CLOCK_3RD 26 /* SDRAM access from clock (3rd highest CAS latency) */
64#define SPD_MIN_ROW_PRECHARGE_TIME 27 /* Minimum row precharge time (Trp) */
65#define SPD_MIN_ROWACTIVE_TO_ROWACTIVE 28 /* Minimum row active to row active (Trrd) */
66#define SPD_MIN_RAS_TO_CAS_DELAY 29 /* Minimum RAS to CAS delay (Trcd) */
67#define SPD_MIN_ACTIVE_TO_PRECHARGE_DELAY 30 /* Minimum RAS pulse width (Tras) */
68#define SPD_DENSITY_OF_EACH_ROW_ON_MODULE 31 /* Density of each row on module */
69#define SPD_CMD_SIGNAL_INPUT_SETUP_TIME 32 /* Command and address signal input setup time */
70#define SPD_CMD_SIGNAL_INPUT_HOLD_TIME 33 /* Command and address signal input hold time */
71#define SPD_DATA_SIGNAL_INPUT_SETUP_TIME 34 /* Data signal input setup time */
72#define SPD_DATA_SIGNAL_INPUT_HOLD_TIME 35 /* Data signal input hold time */
Stefan Reinauer951c62f2008-08-01 11:40:16 +000073#define SPD_WRITE_RECOVERY_TIME 36 /* Write recovery time (tWR) */
Ed Swierkd39aad92008-08-28 18:23:58 +000074#define SPD_INT_WRITE_TO_READ_DELAY 37 /* Internal write to read command delay (tWTR) */
75#define SPD_INT_READ_TO_PRECHARGE_DELAY 38 /* Internal read to precharge command delay (tRTP) */
76#define SPD_MEM_ANALYSIS_PROBE_PARAMS 39 /* Memory analysis probe characteristics */
77#define SPD_BYTE_41_42_EXTENSION 40 /* Extension of byte 41 (tRC) and byte 42 (tRFC) */
78#define SPD_MIN_ACT_TO_ACT_AUTO_REFRESH 41 /* Minimum active to active auto refresh (tRCmin) */
79#define SPD_MIN_AUTO_REFRESH_TO_ACT 42 /* Minimum auto refresh to active/auto refresh (tRFC) */
80#define SPD_MAX_DEVICE_CYCLE_TIME 43 /* Maximum device cycle time (tCKmax) */
81#define SPD_MAX_DQS_DQ_SKEW 44 /* Maximum skew between DQS and DQ (tDQSQ) */
82#define SPD_MAX_READ_DATAHOLD_SKEW 45 /* Maximum read data-hold skew factor (tQHS) */
83#define SPD_PLL_RELOCK_TIME 46 /* PLL relock time */
Uwe Hermann998a57c2006-11-22 11:41:32 +000084#define SPD_SPD_DATA_REVISION_CODE 62 /* SPD data revision code */
85#define SPD_CHECKSUM_FOR_BYTES_0_TO_62 63 /* Checksum for bytes 0-62 */
86#define SPD_MANUFACTURER_JEDEC_ID_CODE 64 /* Manufacturer's JEDEC ID code, per EIA/JEP106 (bytes 64-71) */
87#define SPD_MANUFACTURING_LOCATION 72 /* Manufacturing location */
88#define SPD_MANUFACTURER_PART_NUMBER 73 /* Manufacturer's part number, in 6-bit ASCII (bytes 73-90) */
89#define SPD_REVISION_CODE 91 /* Revision code (bytes 91-92) */
90#define SPD_MANUFACTURING_DATE 93 /* Manufacturing date (byte 93: year, byte 94: week) */
91#define SPD_ASSEMBLY_SERIAL_NUMBER 95 /* Assembly serial number (bytes 95-98) */
92#define SPD_MANUFACTURER_SPECIFIC_DATA 99 /* Manufacturer specific data (bytes 99-125) */
93#define SPD_INTEL_SPEC_FOR_FREQUENCY 126 /* Intel specification for frequency */
94#define SPD_INTEL_SPEC_100_MHZ 127 /* Intel specification details for 100MHz support */
Stefan Reinauereca92fb2006-08-23 14:28:37 +000095
Marc Jonesbc8176c2007-05-04 18:24:55 +000096/* DRAM specifications use the following naming conventions for SPD locations */
97#define SPD_tRP SPD_MIN_ROW_PRECHARGE_TIME
98#define SPD_tRRD SPD_MIN_ROWACTIVE_TO_ROWACTIVE
99#define SPD_tRCD SPD_MIN_RAS_TO_CAS_DELAY
100#define SPD_tRAS SPD_MIN_ACTIVE_TO_PRECHARGE_DELAY
101#define SPD_BANK_DENSITY SPD_DENSITY_OF_EACH_ROW_ON_MODULE
102#define SPD_ADDRESS_CMD_HOLD SPD_CMD_SIGNAL_INPUT_HOLD_TIME
103#define SPD_tRC 41 /* SDRAM Device Minimum Active to Active/Auto Refresh Time (tRC) */
104#define SPD_tRFC 42 /* SDRAM Device Minimum Auto Refresh to Active/Auto Refresh (tRFC) */
105
106
Uwe Hermann998a57c2006-11-22 11:41:32 +0000107/* SPD_MEMORY_TYPE values. */
Alexandru Gagniuc32610462013-05-21 14:07:41 -0500108enum spd_memory_type {
109 SPD_MEMORY_TYPE_UNDEFINED = 0x00,
110 SPD_MEMORY_TYPE_FPM_DRAM = 0x01,
111 SPD_MEMORY_TYPE_EDO = 0x02,
112 SPD_MEMORY_TYPE_PIPELINED_NIBBLE = 0x03,
113 SPD_MEMORY_TYPE_SDRAM = 0x04,
114 SPD_MEMORY_TYPE_MULTIPLEXED_ROM = 0x05,
115 SPD_MEMORY_TYPE_SGRAM_DDR = 0x06,
116 SPD_MEMORY_TYPE_SDRAM_DDR = 0x07,
117 SPD_MEMORY_TYPE_SDRAM_DDR2 = 0x08,
118 SPD_MEMORY_TYPE_FBDIMM_DDR2 = 0x09,
119 SPD_MEMORY_TYPE_FB_PROBE_DDR2 = 0x0a,
120 SPD_MEMORY_TYPE_SDRAM_DDR3 = 0x0b,
121};
Stefan Reinauereca92fb2006-08-23 14:28:37 +0000122
Uwe Hermann998a57c2006-11-22 11:41:32 +0000123/* SPD_MODULE_VOLTAGE values. */
124#define SPD_VOLTAGE_TTL 0 /* 5.0 Volt/TTL */
125#define SPD_VOLTAGE_LVTTL 1 /* LVTTL */
126#define SPD_VOLTAGE_HSTL 2 /* HSTL 1.5 */
127#define SPD_VOLTAGE_SSTL3 3 /* SSTL 3.3 */
128#define SPD_VOLTAGE_SSTL2 4 /* SSTL 2.5 */
Elyes HAOUAS46bfce32016-06-15 19:05:11 +0200129#define SPD_VOLTAGE_SSTL1 5 /* SSTL 1.8 */
Stefan Reinauereca92fb2006-08-23 14:28:37 +0000130
Uwe Hermann998a57c2006-11-22 11:41:32 +0000131/* SPD_DIMM_CONFIG_TYPE values. */
132#define ERROR_SCHEME_NONE 0
133#define ERROR_SCHEME_PARITY 1
134#define ERROR_SCHEME_ECC 2
Stefan Reinauereca92fb2006-08-23 14:28:37 +0000135
Uwe Hermann998a57c2006-11-22 11:41:32 +0000136/* SPD_ACCEPTABLE_CAS_LATENCIES values. */
137// TODO: Check values.
138#define SPD_CAS_LATENCY_1_0 0x01
139#define SPD_CAS_LATENCY_1_5 0x02
140#define SPD_CAS_LATENCY_2_0 0x04
141#define SPD_CAS_LATENCY_2_5 0x08
142#define SPD_CAS_LATENCY_3_0 0x10
143#define SPD_CAS_LATENCY_3_5 0x20
144#define SPD_CAS_LATENCY_4_0 0x40
Stefan Reinauereca92fb2006-08-23 14:28:37 +0000145
Stefan Reinauer951c62f2008-08-01 11:40:16 +0000146#define SPD_CAS_LATENCY_DDR2_3 (1 << 3)
147#define SPD_CAS_LATENCY_DDR2_4 (1 << 4)
148#define SPD_CAS_LATENCY_DDR2_5 (1 << 5)
149#define SPD_CAS_LATENCY_DDR2_6 (1 << 6)
Elyes HAOUASd4506092016-05-26 19:53:29 +0200150#define SPD_CAS_LATENCY_DDR2_7 (1 << 7)
Stefan Reinauer951c62f2008-08-01 11:40:16 +0000151
Uwe Hermann998a57c2006-11-22 11:41:32 +0000152/* SPD_SUPPORTED_BURST_LENGTHS values. */
153#define SPD_BURST_LENGTH_1 1
154#define SPD_BURST_LENGTH_2 2
155#define SPD_BURST_LENGTH_4 4
156#define SPD_BURST_LENGTH_8 8
157#define SPD_BURST_LENGTH_PAGE (1 << 7)
Stefan Reinauereca92fb2006-08-23 14:28:37 +0000158
Uwe Hermann998a57c2006-11-22 11:41:32 +0000159/* SPD_MODULE_ATTRIBUTES values. */
160#define MODULE_BUFFERED 1
161#define MODULE_REGISTERED 2
Stefan Reinauereca92fb2006-08-23 14:28:37 +0000162
Patrick Georgi9bd9a902010-11-20 10:31:00 +0000163/* DIMM SPD addresses */
164#define DIMM0 0x50
165#define DIMM1 0x51
166#define DIMM2 0x52
167#define DIMM3 0x53
168#define DIMM4 0x54
169#define DIMM5 0x55
170#define DIMM6 0x56
171#define DIMM7 0x57
172
Uwe Hermannd773fd32010-11-20 20:23:08 +0000173#define RC00 0
174#define RC01 1
175#define RC02 2
176#define RC03 3
177#define RC04 4
178#define RC05 5
179#define RC06 6
180#define RC07 7
181#define RC08 8
182#define RC09 9
183#define RC10 10
184#define RC11 11
185#define RC12 12
186#define RC13 13
187#define RC14 14
188#define RC15 15
189#define RC16 16
190#define RC17 17
191#define RC18 18
192#define RC19 19
193#define RC20 20
194#define RC21 21
195#define RC22 22
196#define RC23 23
197#define RC24 24
198#define RC25 25
199#define RC26 26
200#define RC27 27
201#define RC28 28
202#define RC29 29
203#define RC30 30
204#define RC31 31
Stefan Reinauereca92fb2006-08-23 14:28:37 +0000205
Uwe Hermannd773fd32010-11-20 20:23:08 +0000206#define RC32 32
207#define RC33 33
208#define RC34 34
209#define RC35 35
210#define RC36 36
211#define RC37 37
212#define RC38 38
213#define RC39 39
214#define RC40 40
215#define RC41 41
216#define RC42 42
217#define RC43 43
218#define RC44 44
219#define RC45 45
220#define RC46 46
221#define RC47 47
222#define RC48 48
223#define RC49 49
224#define RC50 50
225#define RC51 51
226#define RC52 52
227#define RC53 53
228#define RC54 54
229#define RC55 55
230#define RC56 56
231#define RC57 57
232#define RC58 58
233#define RC59 59
234#define RC60 60
235#define RC61 61
236#define RC62 62
237#define RC63 63
238
Elyes HAOUASc8d24dd2016-06-15 21:13:07 +0200239/* Byte 20: DIMM type information */
240#define SPD_UNDEFINED 0x00
241#define SPD_RDIMM 0x01
242#define SPD_UDIMM 0x02
243#define SPD_SODIMM 0x04
244#define SPD_72B_SO_CDIMM 0x06
245#define SPD_72B_SO_RDIMM 0x07
246#define SPD_MICRO_DIMM 0x08
247#define SPD_MINI_RDIMM 0x10
248#define SPD_MINI_UDIMM 0x20
Kane Chen33faac62014-07-27 12:54:44 -0700249
Uwe Hermannd773fd32010-11-20 20:23:08 +0000250#endif