blob: 6703ef2845dc358462ae816278bf4d7debdc243e [file] [log] [blame]
Stefan Reinauereca92fb2006-08-23 14:28:37 +00001/*
Uwe Hermann998a57c2006-11-22 11:41:32 +00002 * This file is part of the LinuxBIOS project.
Stefan Reinauereca92fb2006-08-23 14:28:37 +00003 *
4 * Copyright (C) 2005 Digital Design Corporation
Uwe Hermann998a57c2006-11-22 11:41:32 +00005 * Copyright (C) 2006 Uwe Hermann <uwe@hermann-uwe.de>
Stefan Reinauereca92fb2006-08-23 14:28:37 +00006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
Uwe Hermann998a57c2006-11-22 11:41:32 +000019 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
Stefan Reinauereca92fb2006-08-23 14:28:37 +000020 */
21
Uwe Hermann998a57c2006-11-22 11:41:32 +000022/*
23 * Serial Presence Detect (SPD) data stored on SDRAM modules.
24 *
25 * Datasheet:
26 * - Name: PC SDRAM Serial Presence Detect (SPD) Specification
27 * Revision 1.2A, December, 1997
28 * - PDF: http://www.intel.com/design/chipsets/memory/spdsd12a.pdf
29 *
30 * Datasheet (alternative):
31 * - Name: SERIAL PRESENCE DETECT STANDARD, General Standard
32 * JEDEC Standard No. 21-C
33 * - PDF: http://www.jedec.org/download/search/4_01_02_00R9.PDF
34 */
Stefan Reinauereca92fb2006-08-23 14:28:37 +000035
Uwe Hermann998a57c2006-11-22 11:41:32 +000036#ifndef _SPD_H_
37#define _SPD_H_
Stefan Reinauereca92fb2006-08-23 14:28:37 +000038
Uwe Hermann998a57c2006-11-22 11:41:32 +000039/* Byte numbers. */
40#define SPD_NUM_MANUFACTURER_BYTES 0 /* Number of bytes used by module manufacturer */
41#define SPD_TOTAL_SPD_MEMORY_SIZE 1 /* Total SPD memory size */
42#define SPD_MEMORY_TYPE 2 /* (Fundamental) memory type */
43#define SPD_NUM_ROWS 3 /* Number of row address bits */
44#define SPD_NUM_COLUMNS 4 /* Number of column address bits */
45#define SPD_NUM_DIMM_BANKS 5 /* Number of module rows (banks) */
46#define SPD_MODULE_DATA_WIDTH_LSB 6 /* Module data width (LSB) */
47#define SPD_MODULE_DATA_WIDTH_MSB 7 /* Module data width (MSB) */
48#define SPD_MODULE_VOLTAGE 8 /* Module interface signal levels */
49#define SPD_MIN_CYCLE_TIME_AT_CAS_MAX 9 /* SDRAM cycle time (highest CAS latency), RAS access time (tRAC) */
50#define SPD_ACCESS_TIME_FROM_CLOCK 10 /* SDRAM access time from clock (highest CAS latency), CAS access time (Tac, tCAC) */
51#define SPD_DIMM_CONFIG_TYPE 11 /* Module configuration type */
52#define SPD_REFRESH 12 /* Refresh rate/type */
53#define SPD_PRIMARY_SDRAM_WIDTH 13 /* SDRAM width (primary SDRAM) */
54#define SPD_ERROR_CHECKING_SDRAM_WIDTH 14 /* Error checking SDRAM (data) width */
55#define SPD_MIN_CLOCK_DELAY_B2B_RAND_COLUMN 15 /* SDRAM device attributes, minimum clock delay for back to back random column */
56#define SPD_SUPPORTED_BURST_LENGTHS 16 /* SDRAM device attributes, burst lengths supported */
57#define SPD_NUM_BANKS_PER_SDRAM 17 /* SDRAM device attributes, number of banks on SDRAM device */
58#define SPD_ACCEPTABLE_CAS_LATENCIES 18 /* SDRAM device attributes, CAS latency */
59#define SPD_CS_LATENCY 19 /* SDRAM device attributes, CS latency */
60#define SPD_WE_LATENCY 20 /* SDRAM device attributes, WE latency */
61#define SPD_MODULE_ATTRIBUTES 21 /* SDRAM module attributes */
62#define SPD_DEVICE_ATTRIBUTES_GENERAL 22 /* SDRAM device attributes, general */
63#define SPD_SDRAM_CYCLE_TIME_2ND 23 /* SDRAM cycle time (2nd highest CAS latency) */
64#define SPD_ACCESS_TIME_FROM_CLOCK_2ND 24 /* SDRAM access from clock (2nd highest CAS latency) */
65#define SPD_SDRAM_CYCLE_TIME_3RD 25 /* SDRAM cycle time (3rd highest CAS latency) */
66#define SPD_ACCESS_TIME_FROM_CLOCK_3RD 26 /* SDRAM access from clock (3rd highest CAS latency) */
67#define SPD_MIN_ROW_PRECHARGE_TIME 27 /* Minimum row precharge time (Trp) */
68#define SPD_MIN_ROWACTIVE_TO_ROWACTIVE 28 /* Minimum row active to row active (Trrd) */
69#define SPD_MIN_RAS_TO_CAS_DELAY 29 /* Minimum RAS to CAS delay (Trcd) */
70#define SPD_MIN_ACTIVE_TO_PRECHARGE_DELAY 30 /* Minimum RAS pulse width (Tras) */
71#define SPD_DENSITY_OF_EACH_ROW_ON_MODULE 31 /* Density of each row on module */
72#define SPD_CMD_SIGNAL_INPUT_SETUP_TIME 32 /* Command and address signal input setup time */
73#define SPD_CMD_SIGNAL_INPUT_HOLD_TIME 33 /* Command and address signal input hold time */
74#define SPD_DATA_SIGNAL_INPUT_SETUP_TIME 34 /* Data signal input setup time */
75#define SPD_DATA_SIGNAL_INPUT_HOLD_TIME 35 /* Data signal input hold time */
76#define SPD_SPD_DATA_REVISION_CODE 62 /* SPD data revision code */
77#define SPD_CHECKSUM_FOR_BYTES_0_TO_62 63 /* Checksum for bytes 0-62 */
78#define SPD_MANUFACTURER_JEDEC_ID_CODE 64 /* Manufacturer's JEDEC ID code, per EIA/JEP106 (bytes 64-71) */
79#define SPD_MANUFACTURING_LOCATION 72 /* Manufacturing location */
80#define SPD_MANUFACTURER_PART_NUMBER 73 /* Manufacturer's part number, in 6-bit ASCII (bytes 73-90) */
81#define SPD_REVISION_CODE 91 /* Revision code (bytes 91-92) */
82#define SPD_MANUFACTURING_DATE 93 /* Manufacturing date (byte 93: year, byte 94: week) */
83#define SPD_ASSEMBLY_SERIAL_NUMBER 95 /* Assembly serial number (bytes 95-98) */
84#define SPD_MANUFACTURER_SPECIFIC_DATA 99 /* Manufacturer specific data (bytes 99-125) */
85#define SPD_INTEL_SPEC_FOR_FREQUENCY 126 /* Intel specification for frequency */
86#define SPD_INTEL_SPEC_100_MHZ 127 /* Intel specification details for 100MHz support */
Stefan Reinauereca92fb2006-08-23 14:28:37 +000087
Uwe Hermann998a57c2006-11-22 11:41:32 +000088/* SPD_MEMORY_TYPE values. */
89#define SPD_MEMORY_TYPE_FPM_DRAM 1
90#define SPD_MEMORY_TYPE_EDO 2
91#define SPD_MEMORY_TYPE_PIPELINED_NIBBLE 3
92#define SPD_MEMORY_TYPE_SDRAM 4
93#define SPD_MEMORY_TYPE_MULTIPLEXED_ROM 5
94#define SPD_MEMORY_TYPE_SGRAM_DDR 6
95#define SPD_MEMORY_TYPE_SDRAM_DDR 7
96#define SPD_MEMORY_TYPE_SDRAM_DDR2 8
Stefan Reinauereca92fb2006-08-23 14:28:37 +000097
Uwe Hermann998a57c2006-11-22 11:41:32 +000098/* SPD_MODULE_VOLTAGE values. */
99#define SPD_VOLTAGE_TTL 0 /* 5.0 Volt/TTL */
100#define SPD_VOLTAGE_LVTTL 1 /* LVTTL */
101#define SPD_VOLTAGE_HSTL 2 /* HSTL 1.5 */
102#define SPD_VOLTAGE_SSTL3 3 /* SSTL 3.3 */
103#define SPD_VOLTAGE_SSTL2 4 /* SSTL 2.5 */
Stefan Reinauereca92fb2006-08-23 14:28:37 +0000104
Uwe Hermann998a57c2006-11-22 11:41:32 +0000105/* SPD_DIMM_CONFIG_TYPE values. */
106#define ERROR_SCHEME_NONE 0
107#define ERROR_SCHEME_PARITY 1
108#define ERROR_SCHEME_ECC 2
Stefan Reinauereca92fb2006-08-23 14:28:37 +0000109
Uwe Hermann998a57c2006-11-22 11:41:32 +0000110/* SPD_ACCEPTABLE_CAS_LATENCIES values. */
111// TODO: Check values.
112#define SPD_CAS_LATENCY_1_0 0x01
113#define SPD_CAS_LATENCY_1_5 0x02
114#define SPD_CAS_LATENCY_2_0 0x04
115#define SPD_CAS_LATENCY_2_5 0x08
116#define SPD_CAS_LATENCY_3_0 0x10
117#define SPD_CAS_LATENCY_3_5 0x20
118#define SPD_CAS_LATENCY_4_0 0x40
Stefan Reinauereca92fb2006-08-23 14:28:37 +0000119
Uwe Hermann998a57c2006-11-22 11:41:32 +0000120/* SPD_SUPPORTED_BURST_LENGTHS values. */
121#define SPD_BURST_LENGTH_1 1
122#define SPD_BURST_LENGTH_2 2
123#define SPD_BURST_LENGTH_4 4
124#define SPD_BURST_LENGTH_8 8
125#define SPD_BURST_LENGTH_PAGE (1 << 7)
Stefan Reinauereca92fb2006-08-23 14:28:37 +0000126
Uwe Hermann998a57c2006-11-22 11:41:32 +0000127/* SPD_MODULE_ATTRIBUTES values. */
128#define MODULE_BUFFERED 1
129#define MODULE_REGISTERED 2
Stefan Reinauereca92fb2006-08-23 14:28:37 +0000130
Uwe Hermann998a57c2006-11-22 11:41:32 +0000131#endif /* _SPD_H_ */
Stefan Reinauereca92fb2006-08-23 14:28:37 +0000132