blob: 03726141fb0dc0d3bffa7617771a553d566f1770 [file] [log] [blame]
Stefan Reinauer155e9b52012-04-27 23:19:58 +02001chip northbridge/intel/sandybridge
2
3 # Enable DisplayPort Hotplug with 6ms pulse
4 register "gpu_dp_d_hotplug" = "0x06"
5
6 # Enable Panel as LVDS and configure power delays
7 register "gpu_panel_port_select" = "0" # LVDS
8 register "gpu_panel_power_cycle_delay" = "5" # T4: 400ms
9 register "gpu_panel_power_up_delay" = "400" # T1+T2: 40ms
10 register "gpu_panel_power_down_delay" = "150" # T3: 15ms
11 register "gpu_panel_power_backlight_on_delay" = "2100" # T5: 210ms
12 register "gpu_panel_power_backlight_off_delay" = "2100" # TD: 210ms
13
Stefan Reinauer0aa37c42013-02-12 15:20:54 -080014 device cpu_cluster 0 on
Stefan Reinauer155e9b52012-04-27 23:19:58 +020015 chip cpu/intel/socket_rPGA989
16 device lapic 0 on end
17 end
18 chip cpu/intel/model_206ax
19 # Magic APIC ID to locate this chip
20 device lapic 0xACAC off end
21
22 # Coordinate with HW_ALL
23 register "pstate_coord_type" = "0xfe"
24
25 register "c1_acpower" = "1" # ACPI(C1) = MWAIT(C1)
26 register "c2_acpower" = "3" # ACPI(C2) = MWAIT(C3)
27 register "c3_acpower" = "5" # ACPI(C3) = MWAIT(C7)
28
29 register "c1_battery" = "1" # ACPI(C1) = MWAIT(C1)
30 register "c2_battery" = "3" # ACPI(C2) = MWAIT(C3)
31 register "c3_battery" = "5" # ACPI(C3) = MWAIT(C7)
32 end
33 end
34
Stefan Reinauer4aff4452013-02-12 14:17:15 -080035 device domain 0 on
Sven Schnelle5be20602012-08-20 11:21:00 +020036 ioapic_irq 4 INTA 0x10
37 ioapic_irq 4 INTB 0x11
38 ioapic_irq 4 INTC 0x12
39 ioapic_irq 4 INTD 0x13
Stefan Reinauer56c7dc72012-05-15 12:36:57 -070040 subsystemid 0x1ae0 0xc000 inherit
Stefan Reinauer155e9b52012-04-27 23:19:58 +020041 device pci 00.0 on end # host bridge
42 device pci 02.0 on end # vga controller
43
44 chip southbridge/intel/bd82x6x # Intel Series 6 Cougar Point PCH
Stefan Reinauer155e9b52012-04-27 23:19:58 +020045 # GPI routing
46 # 0 No effect (default)
47 # 1 SMI# (if corresponding ALT_GPI_SMI_EN bit is also set)
48 # 2 SCI (if corresponding GPIO_EN bit is also set)
49 register "alt_gp_smi_en" = "0x0002"
50 register "gpi1_routing" = "1"
51 register "gpi7_routing" = "2"
52
Stefan Reinauer155e9b52012-04-27 23:19:58 +020053 register "sata_port_map" = "0x1"
54
55 # EC range is 0xa00-0xa3f
56 register "gen1_dec" = "0x003c0a01"
57 register "gen2_dec" = "0x003c0b01"
58
Vladimir Serbinenko5b044ae2014-10-25 15:20:55 +020059 register "c2_latency" = "1"
60 register "p_cnt_throttling_supported" = "0"
61
Stefan Reinauer155e9b52012-04-27 23:19:58 +020062 device pci 16.0 on end # Management Engine Interface 1
63 device pci 16.1 off end # Management Engine Interface 2
64 device pci 16.2 off end # Management Engine IDE-R
65 device pci 16.3 off end # Management Engine KT
66 device pci 19.0 off end # Intel Gigabit Ethernet
Sven Schnelle5be20602012-08-20 11:21:00 +020067 device pci 1a.0 on # USB2 EHCI #2
68 ioapic_irq 4 INTA 0x11
69 end
70 device pci 1b.0 on # High Definition Audio
71 ioapic_irq 4 INTA 0x16
72 end
Stefan Reinauer155e9b52012-04-27 23:19:58 +020073 device pci 1c.0 on end # PCIe Port #1 (WLAN)
74 device pci 1c.1 off end # PCIe Port #2
75 device pci 1c.2 off end # PCIe Port #3
Sven Schnelle5be20602012-08-20 11:21:00 +020076 device pci 1c.3 on # PCIe Port #4 (LAN)
77 # ioapic_irq 4 INTA 0x13
78 end
Stefan Reinauer155e9b52012-04-27 23:19:58 +020079 device pci 1c.4 off end # PCIe Port #5
80 device pci 1c.5 off end # PCIe Port #6
81 device pci 1c.6 off end # PCIe Port #7
82 device pci 1c.7 off end # PCIe Port #8
Sven Schnelle5be20602012-08-20 11:21:00 +020083 device pci 1d.0 on # USB2 EHCI #1
84 ioapic_irq 4 INTA 0x13
85 end
Stefan Reinauer155e9b52012-04-27 23:19:58 +020086 device pci 1e.0 off end # PCI bridge
87 device pci 1f.0 on # LPC bridge
Sven Schnelle5be20602012-08-20 11:21:00 +020088 ioapic_irq 4 INTA 0x10
Stefan Reinauer155e9b52012-04-27 23:19:58 +020089 chip superio/smsc/mec1308
90 device pnp 2e.1 on # PM1
91 io 0x60 = 0xb00
92 end
93 device pnp 2e.2 off end # EC1
94 device pnp 2e.3 off end # EC2
95 device pnp 2e.4 off end # UART
96 device pnp 2e.7 on # KBC
97 irq 0x70 = 1
98 end
99 device pnp 2e.8 on # EC0
100 io 0x60 = 0x62
101 end
102 device pnp 2e.9 on # MBX
103 io 0x60 = 0xa00
104 end
105 end
106 chip ec/smsc/mec1308
107 register "mailbox_port" = "0xa00"
108 device pnp ff.1 off end
109 end
Sven Schnelle5be20602012-08-20 11:21:00 +0200110
111 chip drivers/generic/ioapic
112 register "have_isa_interrupts" = "1"
113 register "irq_on_fsb" = "1"
114 register "enable_virtual_wire" = "1"
Kevin Paul Herbertbde6d302014-12-24 18:43:20 -0800115 register "base" = "(void *)0xfec00000"
Sven Schnelle5be20602012-08-20 11:21:00 +0200116 device ioapic 4 on end
117 end
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200118 end
Sven Schnelle5be20602012-08-20 11:21:00 +0200119 device pci 1f.2 on # SATA Controller 1
120 ioapic_irq 4 INTA 0x10
121 end
122 device pci 1f.3 on # SMBus
123 ioapic_irq 4 INTC 0x17
124 end
Stefan Reinauer155e9b52012-04-27 23:19:58 +0200125 device pci 1f.5 off end # SATA Controller 2
126 device pci 1f.6 on end # Thermal
127 end
128 end
129end