blob: 36af1cae32938aba490c89cca2583f95eb4a59ad [file] [log] [blame]
Stefan Reinauer155e9b52012-04-27 23:19:58 +02001chip northbridge/intel/sandybridge
2
3 # Enable DisplayPort Hotplug with 6ms pulse
4 register "gpu_dp_d_hotplug" = "0x06"
5
6 # Enable Panel as LVDS and configure power delays
7 register "gpu_panel_port_select" = "0" # LVDS
8 register "gpu_panel_power_cycle_delay" = "5" # T4: 400ms
9 register "gpu_panel_power_up_delay" = "400" # T1+T2: 40ms
10 register "gpu_panel_power_down_delay" = "150" # T3: 15ms
11 register "gpu_panel_power_backlight_on_delay" = "2100" # T5: 210ms
12 register "gpu_panel_power_backlight_off_delay" = "2100" # TD: 210ms
13
14 device lapic_cluster 0 on
15 chip cpu/intel/socket_rPGA989
16 device lapic 0 on end
17 end
18 chip cpu/intel/model_206ax
19 # Magic APIC ID to locate this chip
20 device lapic 0xACAC off end
21
22 # Coordinate with HW_ALL
23 register "pstate_coord_type" = "0xfe"
24
25 register "c1_acpower" = "1" # ACPI(C1) = MWAIT(C1)
26 register "c2_acpower" = "3" # ACPI(C2) = MWAIT(C3)
27 register "c3_acpower" = "5" # ACPI(C3) = MWAIT(C7)
28
29 register "c1_battery" = "1" # ACPI(C1) = MWAIT(C1)
30 register "c2_battery" = "3" # ACPI(C2) = MWAIT(C3)
31 register "c3_battery" = "5" # ACPI(C3) = MWAIT(C7)
32 end
33 end
34
35 device pci_domain 0 on
36 device pci 00.0 on end # host bridge
37 device pci 02.0 on end # vga controller
38
39 chip southbridge/intel/bd82x6x # Intel Series 6 Cougar Point PCH
40 register "pirqa_routing" = "0x8b"
41 register "pirqb_routing" = "0x8a"
42 register "pirqc_routing" = "0x8b"
43 register "pirqd_routing" = "0x8b"
44 register "pirqe_routing" = "0x80"
45 register "pirqf_routing" = "0x80"
46 register "pirqg_routing" = "0x80"
47 register "pirqh_routing" = "0x80"
48
49 # GPI routing
50 # 0 No effect (default)
51 # 1 SMI# (if corresponding ALT_GPI_SMI_EN bit is also set)
52 # 2 SCI (if corresponding GPIO_EN bit is also set)
53 register "alt_gp_smi_en" = "0x0002"
54 register "gpi1_routing" = "1"
55 register "gpi7_routing" = "2"
56
57 register "ide_legacy_combined" = "0x0"
58 register "sata_ahci" = "0x1"
59 register "sata_port_map" = "0x1"
60
61 # EC range is 0xa00-0xa3f
62 register "gen1_dec" = "0x003c0a01"
63 register "gen2_dec" = "0x003c0b01"
64
65 device pci 16.0 on end # Management Engine Interface 1
66 device pci 16.1 off end # Management Engine Interface 2
67 device pci 16.2 off end # Management Engine IDE-R
68 device pci 16.3 off end # Management Engine KT
69 device pci 19.0 off end # Intel Gigabit Ethernet
70 device pci 1a.0 on end # USB2 EHCI #2
71 device pci 1b.0 on end # High Definition Audio
72 device pci 1c.0 on end # PCIe Port #1 (WLAN)
73 device pci 1c.1 off end # PCIe Port #2
74 device pci 1c.2 off end # PCIe Port #3
75 device pci 1c.3 on end # PCIe Port #4 (LAN)
76 device pci 1c.4 off end # PCIe Port #5
77 device pci 1c.5 off end # PCIe Port #6
78 device pci 1c.6 off end # PCIe Port #7
79 device pci 1c.7 off end # PCIe Port #8
80 device pci 1d.0 on end # USB2 EHCI #1
81 device pci 1e.0 off end # PCI bridge
82 device pci 1f.0 on # LPC bridge
83 chip superio/smsc/mec1308
84 device pnp 2e.1 on # PM1
85 io 0x60 = 0xb00
86 end
87 device pnp 2e.2 off end # EC1
88 device pnp 2e.3 off end # EC2
89 device pnp 2e.4 off end # UART
90 device pnp 2e.7 on # KBC
91 irq 0x70 = 1
92 end
93 device pnp 2e.8 on # EC0
94 io 0x60 = 0x62
95 end
96 device pnp 2e.9 on # MBX
97 io 0x60 = 0xa00
98 end
99 end
100 chip ec/smsc/mec1308
101 register "mailbox_port" = "0xa00"
102 device pnp ff.1 off end
103 end
104 end
105 device pci 1f.2 on end # SATA Controller 1
106 device pci 1f.3 on end # SMBus
107 device pci 1f.5 off end # SATA Controller 2
108 device pci 1f.6 on end # Thermal
109 end
110 end
111end