blob: 3e93df4a57bb280d72cdd75e8ee9d2190877259d [file] [log] [blame]
Stefan Reinauer155e9b52012-04-27 23:19:58 +02001chip northbridge/intel/sandybridge
2
3 # Enable DisplayPort Hotplug with 6ms pulse
4 register "gpu_dp_d_hotplug" = "0x06"
5
6 # Enable Panel as LVDS and configure power delays
7 register "gpu_panel_port_select" = "0" # LVDS
8 register "gpu_panel_power_cycle_delay" = "5" # T4: 400ms
9 register "gpu_panel_power_up_delay" = "400" # T1+T2: 40ms
10 register "gpu_panel_power_down_delay" = "150" # T3: 15ms
11 register "gpu_panel_power_backlight_on_delay" = "2100" # T5: 210ms
12 register "gpu_panel_power_backlight_off_delay" = "2100" # TD: 210ms
13
14 device lapic_cluster 0 on
15 chip cpu/intel/socket_rPGA989
16 device lapic 0 on end
17 end
18 chip cpu/intel/model_206ax
19 # Magic APIC ID to locate this chip
20 device lapic 0xACAC off end
21
22 # Coordinate with HW_ALL
23 register "pstate_coord_type" = "0xfe"
24
25 register "c1_acpower" = "1" # ACPI(C1) = MWAIT(C1)
26 register "c2_acpower" = "3" # ACPI(C2) = MWAIT(C3)
27 register "c3_acpower" = "5" # ACPI(C3) = MWAIT(C7)
28
29 register "c1_battery" = "1" # ACPI(C1) = MWAIT(C1)
30 register "c2_battery" = "3" # ACPI(C2) = MWAIT(C3)
31 register "c3_battery" = "5" # ACPI(C3) = MWAIT(C7)
32 end
33 end
34
35 device pci_domain 0 on
Stefan Reinauer56c7dc72012-05-15 12:36:57 -070036 subsystemid 0x1ae0 0xc000 inherit
Stefan Reinauer155e9b52012-04-27 23:19:58 +020037 device pci 00.0 on end # host bridge
38 device pci 02.0 on end # vga controller
39
40 chip southbridge/intel/bd82x6x # Intel Series 6 Cougar Point PCH
41 register "pirqa_routing" = "0x8b"
42 register "pirqb_routing" = "0x8a"
43 register "pirqc_routing" = "0x8b"
44 register "pirqd_routing" = "0x8b"
45 register "pirqe_routing" = "0x80"
46 register "pirqf_routing" = "0x80"
47 register "pirqg_routing" = "0x80"
48 register "pirqh_routing" = "0x80"
49
50 # GPI routing
51 # 0 No effect (default)
52 # 1 SMI# (if corresponding ALT_GPI_SMI_EN bit is also set)
53 # 2 SCI (if corresponding GPIO_EN bit is also set)
54 register "alt_gp_smi_en" = "0x0002"
55 register "gpi1_routing" = "1"
56 register "gpi7_routing" = "2"
57
58 register "ide_legacy_combined" = "0x0"
59 register "sata_ahci" = "0x1"
60 register "sata_port_map" = "0x1"
61
62 # EC range is 0xa00-0xa3f
63 register "gen1_dec" = "0x003c0a01"
64 register "gen2_dec" = "0x003c0b01"
65
66 device pci 16.0 on end # Management Engine Interface 1
67 device pci 16.1 off end # Management Engine Interface 2
68 device pci 16.2 off end # Management Engine IDE-R
69 device pci 16.3 off end # Management Engine KT
70 device pci 19.0 off end # Intel Gigabit Ethernet
71 device pci 1a.0 on end # USB2 EHCI #2
72 device pci 1b.0 on end # High Definition Audio
73 device pci 1c.0 on end # PCIe Port #1 (WLAN)
74 device pci 1c.1 off end # PCIe Port #2
75 device pci 1c.2 off end # PCIe Port #3
76 device pci 1c.3 on end # PCIe Port #4 (LAN)
77 device pci 1c.4 off end # PCIe Port #5
78 device pci 1c.5 off end # PCIe Port #6
79 device pci 1c.6 off end # PCIe Port #7
80 device pci 1c.7 off end # PCIe Port #8
81 device pci 1d.0 on end # USB2 EHCI #1
82 device pci 1e.0 off end # PCI bridge
83 device pci 1f.0 on # LPC bridge
84 chip superio/smsc/mec1308
85 device pnp 2e.1 on # PM1
86 io 0x60 = 0xb00
87 end
88 device pnp 2e.2 off end # EC1
89 device pnp 2e.3 off end # EC2
90 device pnp 2e.4 off end # UART
91 device pnp 2e.7 on # KBC
92 irq 0x70 = 1
93 end
94 device pnp 2e.8 on # EC0
95 io 0x60 = 0x62
96 end
97 device pnp 2e.9 on # MBX
98 io 0x60 = 0xa00
99 end
100 end
101 chip ec/smsc/mec1308
102 register "mailbox_port" = "0xa00"
103 device pnp ff.1 off end
104 end
105 end
106 device pci 1f.2 on end # SATA Controller 1
107 device pci 1f.3 on end # SMBus
108 device pci 1f.5 off end # SATA Controller 2
109 device pci 1f.6 on end # Thermal
110 end
111 end
112end